coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
romstage.c
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 
3 #include <assert.h>
4 #include <soc/romstage.h>
5 #include <spd_bin.h>
6 #include <stdint.h>
7 #include <string.h>
8 
9 void mainboard_memory_init_params(FSPM_UPD *mupd)
10 {
11  FSP_M_CONFIG *const mem_cfg = &mupd->FspmConfig;
12 
13  /* TODO: Search vendor FW for Dq/Dqs */
14  struct spd_block blk = {
15  .addr_map = { 0x50, 0x52 },
16  };
17  const uint16_t rcomp_resistors[3] = { 121, 80, 100 };
18  /* Also the default values in FSP binary */
19  const uint16_t rcomp_targets[5] = { 100, 40, 40, 23, 40 };
20 
21  get_spd_smbus(&blk);
22  dump_spd_info(&blk);
23  assert(blk.spd_array[0][0] != 0);
24 
25  assert(sizeof(mem_cfg->RcompResistor) == sizeof(rcomp_resistors));
26  assert(sizeof(mem_cfg->RcompTarget) == sizeof(rcomp_targets));
27  memcpy(mem_cfg->RcompResistor, rcomp_resistors, sizeof(mem_cfg->RcompResistor));
28  memcpy(mem_cfg->RcompTarget, rcomp_targets, sizeof(mem_cfg->RcompTarget));
29 
30  mem_cfg->CaVrefConfig = 2;
31  mem_cfg->DqPinsInterleaved = 1;
32  mem_cfg->MemorySpdDataLen = blk.len;
33  mem_cfg->MemorySpdPtr00 = (uintptr_t) blk.spd_array[0];
34  mem_cfg->MemorySpdPtr10 = (uintptr_t) blk.spd_array[1];
35 
36  mem_cfg->PchSataHsioRxGen3EqBoostMagEnable[1] = 1;
37  mem_cfg->PchSataHsioRxGen3EqBoostMag[1] = 1;
38 }
void * memcpy(void *dest, const void *src, size_t n)
Definition: memcpy.c:7
#define assert(statement)
Definition: assert.h:74
#define FSP_M_CONFIG
Definition: fsp_upd.h:8
void mainboard_memory_init_params(FSPM_UPD *mupd)
Definition: romstage.c:22
static const u16 rcomp_targets[5]
Definition: romstage.c:14
static const u16 rcomp_resistors[3]
Definition: romstage.c:11
void get_spd_smbus(struct spd_block *blk)
Definition: smbuslib.c:72
void dump_spd_info(struct spd_block *blk)
Definition: spd_bin.c:10
unsigned short uint16_t
Definition: stdint.h:11
unsigned long uintptr_t
Definition: stdint.h:21
Definition: ddr4.c:86
u8 addr_map[CONFIG_DIMM_MAX]
Definition: spd_bin.h:39
u8 * spd_array[CONFIG_DIMM_MAX]
Definition: spd_bin.h:40
uint16_t len
Definition: ddr4.c:89