coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
gpio.c
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-or-later */
2 
3 #include <acpi/acpi.h>
4 #include <baseboard/gpio.h>
5 #include <baseboard/variants.h>
6 #include <commonlib/helpers.h>
7 
8 /* Pad configuration in ramstage */
9 static const struct pad_config override_gpio_table[] = {
10  /* A7 : I2S2_SCLK ==> EN_PP3300_TRACKPAD */
11  PAD_CFG_GPO(GPP_A7, 1, DEEP),
12  /* A8 : I2S2_SFRM ==> EN_PP3300_TOUCHSCREEN */
13  PAD_CFG_GPO(GPP_A8, 0, DEEP),
14  /* A10 : I2S2_RXD ==> EN_SPKR_PA */
15  PAD_CFG_GPO(GPP_A10, 1, DEEP),
16  /* A13 : PMC_I2C_SCL ==> BT_DISABLE_L */
17  PAD_CFG_GPO(GPP_A13, 1, DEEP),
18  /* A16 : USB_OC3# ==> USB_C0_OC_ODL */
19  PAD_CFG_NF(GPP_A16, NONE, DEEP, NF1),
20  /* A18 : DDSP_HPDB ==> HDMI_HPD */
21  PAD_CFG_NF(GPP_A18, NONE, DEEP, NF1),
22  /* A22 : DDPC_CTRLDATA ==> EN_HDMI_PWR */
23  PAD_CFG_GPO(GPP_A22, 1, DEEP),
24  /* A23 : I2S1_SCLK ==> I2S1_SPKR_SCLK */
25  PAD_CFG_NF(GPP_A23, NONE, DEEP, NF1),
26 
27  /* B2 : VRALERT# ==> EN_PP3300_SSD */
28  PAD_CFG_GPO(GPP_B2, 1, PLTRST),
29  /* B9 : I2C5_SDA ==> PCH_I2C5_TRACKPAD_SDA */
30  PAD_CFG_NF(GPP_B9, NONE, DEEP, NF1),
31  /* B10 : I2C5_SCL ==> PCH_I2C5_TRACKPAD_SCL */
32  PAD_CFG_NF(GPP_B10, NONE, DEEP, NF1),
33  /* B19 : GSPI1_CS0# ==> PCH_GSPI1_FPMCU_CS_L */
34  PAD_CFG_NF(GPP_B19, NONE, DEEP, NF1),
35  /* B20 : GSPI1_CLK ==> PCH_GSPI1_FPMCU_CLK */
36  PAD_CFG_NF(GPP_B20, NONE, DEEP, NF1),
37  /* B21 : GSPI1_MISO ==> PCH_GSPI1_FPMCU_MISO */
38  PAD_CFG_NF(GPP_B21, NONE, DEEP, NF1),
39 
40  /* C0 : SMBCLK ==> EN_PP3300_WLAN */
41  PAD_CFG_GPO(GPP_C0, 1, DEEP),
42  /* C10 : UART0_RTS# ==> USI_RST_L */
43  PAD_CFG_GPO(GPP_C10, 0, DEEP),
44  /* C13 : UART1_TXD ==> EN_PP5000_TRACKPAD */
45  PAD_CFG_GPO(GPP_C13, 1, DEEP),
46  /* C16 : I2C0_SDA ==> PCH_I2C0_1V8_AUDIO_SDA */
47  PAD_CFG_NF(GPP_C16, NONE, DEEP, NF1),
48  /* C17 : I2C0_SCL ==> PCH_I2C0_1V8_AUDIO_SCL */
49  PAD_CFG_NF(GPP_C17, NONE, DEEP, NF1),
50  /* C18 : I2C1_SDA ==> PCH_I2C1_TOUCH_USI_SDA */
51  PAD_CFG_NF(GPP_C18, NONE, DEEP, NF1),
52  /* C19 : I2C1_SCL ==> PCH_I2C1_TOUCH_USI_SCL */
53  PAD_CFG_NF(GPP_C19, NONE, DEEP, NF1),
54  /* C20 : UART2_RXD ==> FPMCU_INT_L */
55  /* APIC interrupt conflict, so used GPI_INT; see b/147500717 */
56  PAD_CFG_GPI_INT(GPP_C20, NONE, PLTRST, LEVEL),
57  /* C22 : UART2_RTS# ==> PCH_FPMCU_BOOT0 */
58  PAD_CFG_GPO(GPP_C22, 0, DEEP),
59 
60  /* D8 : SRCCLKREQ3# ==> SD_CLKREQ_ODL */
61  PAD_CFG_NF(GPP_D8, NONE, DEEP, NF1),
62  /* D10 : ISH_SPI_CLK ==> PCH_GSPI2_CVF_CLK_STRAP */
63  PAD_CFG_NF(GPP_D10, DN_20K, DEEP, NF7),
64  /* D12 : ISH_SPI_MOSI ==> PCH_GSPI2_CVF_MISO_STRAP */
65  PAD_CFG_NF(GPP_D12, DN_20K, DEEP, NF7),
66  /* D13 : ISH_UART0_RXD ==> UART_ISH_RX_DEBUG_TX */
67  PAD_CFG_NF(GPP_D13, NONE, DEEP, NF1),
68  /* D14 : ISH_UART0_TXD ==> UART_ISH_TX_DEBUG_RX */
69  PAD_CFG_NF(GPP_D14, NONE, DEEP, NF1),
70  /* D16 : ISH_UART0_CTS# ==> EN_PP3300_SD */
71  PAD_CFG_GPO(GPP_D16, 1, DEEP),
72  /* D17 : ISH_GP4 ==> EN_FCAM_PWR */
73  PAD_CFG_GPO(GPP_D17, 1, DEEP),
74 
75  /* E3 : CPU_GP0 ==> USI_REPORT_EN */
76  PAD_CFG_GPO(GPP_E3, 0, DEEP),
77  /* E4 : SATA_DEVSLP0 ==> M2_SSD_PE_WAKE_ODL */
78  PAD_CFG_GPI(GPP_E4, NONE, DEEP),
79  /* E7 : CPU_GP1 ==> USI_INT */
80  PAD_CFG_GPI_APIC(GPP_E7, NONE, PLTRST, LEVEL, NONE),
81  /* E8 : SPI1_CS1# ==> SLP_S0IX */
82  PAD_CFG_GPO(GPP_E8, 0, DEEP),
83  /* E10 : USB_C0_AUXP_DC ==> NC */
85  /* E11 : SPI1_CLK ==> SD_PE_WAKE_ODL */
86  PAD_CFG_GPI(GPP_E11, NONE, DEEP),
87  /* E13 : USB_C0_AUXN_DC ==> NC */
89  /* E15 : ISH_GP6 ==> TRACKPAD_INT_ODL */
90  PAD_CFG_GPI_IRQ_WAKE(GPP_E15, NONE, DEEP, LEVEL, INVERT),
91 
92  /* F8 : I2S_MCLK2_INOUT ==> HP_INT_L */
93  PAD_CFG_GPI_INT(GPP_F8, NONE, PLTRST, EDGE_BOTH),
94  /* F11 : GPPF11_THC1_SPI2_CLK ==> NC */
96  /* F13 : GSXDOUT ==> WiFi_DISABLE_L */
97  PAD_CFG_GPO(GPP_F13, 1, DEEP),
98 
99  /* H3 : SX_EXIT_HOLDOFF# ==> SD_PERST_L */
100  PAD_CFG_GPO(GPP_H3, 1, DEEP),
101  /* H8 : I2C4_SDA ==> PCB_ID0 */
102  PAD_CFG_GPI(GPP_H8, NONE, DEEP),
103  /* H9 : I2C4_SCL ==> PCB_ID1 */
104  PAD_CFG_GPI(GPP_H9, NONE, DEEP),
105  /* H13 : M2_SKT2_CFG1 # ==> SPKR_INT# */
106  PAD_CFG_GPI(GPP_H13, NONE, DEEP),
107  /* H16 : DDPB_CTRLCLK ==> DDPB_HDMI_CTRLCLK */
108  PAD_CFG_NF(GPP_H16, NONE, DEEP, NF1),
109  /* H17 : DDPB_CTRLDATA ==> DDPB_HDMI_CTRLDATA */
110  PAD_CFG_NF(GPP_H17, NONE, DEEP, NF1),
111 
112  /* R0 : HDA_BCLK ==> I2S0_HP_SCLK */
113  PAD_CFG_NF(GPP_R0, NONE, DEEP, NF2),
114  /* R1 : HDA_SYNC ==> I2S0_HP_SFRM */
115  PAD_CFG_NF(GPP_R1, NONE, DEEP, NF2),
116  /* R2 : HDA_SDO ==> I2S0_PCH_TX_HP_RX_STRAP */
117  PAD_CFG_NF(GPP_R2, DN_20K, DEEP, NF2),
118  /* R3 : HDA_SDIO ==> I2S0_PCH_RX_HP_TX */
119  PAD_CFG_NF(GPP_R3, NONE, DEEP, NF2),
120  /* R5 : HDA_SDI1 ==> I2S1_PCH_RX_SPKR_TX */
121  PAD_CFG_NF(GPP_R5, NONE, DEEP, NF2),
122  /* R6 : I2S1_TXD ==> I2S1_PCH_RX_SPKR_RX */
123  PAD_CFG_NF(GPP_R6, NONE, DEEP, NF2),
124  /* R7 : I2S1_SFRM ==> I2S1_SPKR_SFRM */
125  PAD_CFG_NF(GPP_R7, NONE, DEEP, NF2),
126 
127  /* S6 : SNDW3_CLK ==> DMIC_CLK0 */
128  PAD_CFG_NF(GPP_S6, NONE, DEEP, NF2),
129  /* S7 : SNDW3_DATA ==> DMIC_DATA0 */
130  PAD_CFG_NF(GPP_S7, NONE, DEEP, NF2),
131 
132  /* GPD9: SLP_WLAN# ==> SLP_WLAN_L */
133  PAD_CFG_NF(GPD9, NONE, DEEP, NF1),
134 };
135 
136 /* Early pad configuration in bootblock */
137 static const struct pad_config early_gpio_table[] = {
138  /* A12 : SATAXPCIE1 ==> M2_SSD_PEDET */
139  PAD_CFG_NF(GPP_A12, NONE, DEEP, NF1),
140  /* A13 : PMC_I2C_SCL ==> BT_DISABLE_L */
141  /* assert reset on reboot */
142  PAD_CFG_GPO(GPP_A13, 0, DEEP),
143  /* A17 : DDSP_HPDC ==> MEM_CH_SEL */
144  PAD_CFG_GPI(GPP_A17, NONE, DEEP),
145 
146  /* B2 : VRALERT# ==> EN_PP3300_SSD */
147  PAD_CFG_GPO(GPP_B2, 1, PLTRST),
148  /* B11 : PMCALERT# ==> PCH_WP_OD */
150  /* B15 : GSPI0_CS0# ==> PCH_GSPI0_H1_TPM_CS_L */
151  PAD_CFG_NF(GPP_B15, NONE, DEEP, NF1),
152  /* B16 : GSPI0_CLK ==> PCH_GSPI0_H1_TPM_CLK */
153  PAD_CFG_NF(GPP_B16, NONE, DEEP, NF1),
154  /* B17 : GSPI0_MISO ==> PCH_GSPIO_H1_TPM_MISO */
155  PAD_CFG_NF(GPP_B17, NONE, DEEP, NF1),
156  /* B18 : GSPI0_MOSI ==> PCH_GSPI0_H1_TPM_MOSI_STRAP */
157  PAD_CFG_NF(GPP_B18, NONE, DEEP, NF1),
158 
159  /* C0 : SMBCLK ==> EN_PP3300_WLAN */
160  PAD_CFG_GPO(GPP_C0, 1, DEEP),
161  /* C13 : UART1_TXD ==> EN_PP5000_TRACKPAD */
162  PAD_CFG_GPO(GPP_C13, 1, DEEP),
163  /* C21 : UART2_TXD ==> H1_PCH_INT_ODL */
164  PAD_CFG_GPI_APIC(GPP_C21, NONE, PLTRST, LEVEL, INVERT),
165  /* C22 : UART2_RTS# ==> PCH_FPMCU_BOOT0 */
166  PAD_CFG_GPO(GPP_C22, 0, DEEP),
167 
168  /* D16 : ISH_UART0_CTS# ==> EN_PP3300_SD */
169  PAD_NC(GPP_D16, UP_20K),
170 };
171 
172 const struct pad_config *variant_override_gpio_table(size_t *num)
173 {
175  return override_gpio_table;
176 }
177 
178 const struct pad_config *variant_early_gpio_table(size_t *num)
179 {
181  return early_gpio_table;
182 }
183 
184 /* GPIO settings before entering S5 */
185 static const struct pad_config s5_sleep_gpio_table[] = {
186  PAD_CFG_GPO(GPP_C23, 0, DEEP), /* FPMCU_RST_ODL */
187  PAD_CFG_GPO(GPP_A21, 0, DEEP), /* EN_FP_PWR */
188 };
189 
190 const struct pad_config *variant_sleep_gpio_table(u8 slp_typ, size_t *num)
191 {
192  if (slp_typ == ACPI_S5) {
194  return s5_sleep_gpio_table;
195  }
196  *num = 0;
197  return NULL;
198 }
#define GPD9
#define GPP_D10
#define GPP_D8
#define GPP_D17
#define GPP_E3
#define GPP_A18
#define GPP_H16
#define GPP_R7
#define GPP_D14
#define GPP_H17
#define GPP_D12
#define GPP_B16
Definition: gpio_soc_defs.h:69
#define GPP_B2
Definition: gpio_soc_defs.h:55
#define GPP_R3
#define GPP_C22
#define GPP_R6
#define GPP_H9
#define GPP_R0
#define GPP_B15
Definition: gpio_soc_defs.h:68
#define GPP_E13
#define GPP_C23
#define GPP_H13
#define GPP_S7
#define GPP_A23
#define GPP_C18
#define GPP_C13
#define GPP_C17
#define GPP_E8
#define GPP_A7
#define GPP_C20
#define GPP_B20
Definition: gpio_soc_defs.h:73
#define GPP_A16
#define GPP_A12
#define GPP_C10
#define GPP_E7
#define GPP_C16
#define GPP_F13
#define GPP_S6
#define GPP_B19
Definition: gpio_soc_defs.h:72
#define GPP_C21
#define GPP_R2
#define GPP_B9
Definition: gpio_soc_defs.h:62
#define GPP_H3
#define GPP_A10
#define GPP_A8
#define GPP_B11
Definition: gpio_soc_defs.h:64
#define GPP_D13
#define GPP_B18
Definition: gpio_soc_defs.h:71
#define GPP_R5
#define GPP_E10
#define GPP_F8
#define GPP_C19
#define GPP_A13
#define GPP_A21
#define GPP_E15
#define GPP_B10
Definition: gpio_soc_defs.h:63
#define GPP_E11
#define GPP_A22
#define GPP_F11
#define GPP_B21
Definition: gpio_soc_defs.h:74
#define GPP_D16
#define GPP_A17
#define GPP_B17
Definition: gpio_soc_defs.h:70
#define GPP_E4
#define GPP_C0
#define GPP_H8
#define GPP_R1
#define ARRAY_SIZE(a)
Definition: helpers.h:12
@ ACPI_S5
Definition: acpi.h:1385
const struct pad_config * variant_early_gpio_table(size_t *num)
Definition: gpio.c:204
const struct pad_config *__weak variant_sleep_gpio_table(size_t *num)
Definition: gpio.c:466
const struct pad_config *__weak variant_override_gpio_table(size_t *num)
Definition: gpio.c:450
static const struct pad_config override_gpio_table[]
Definition: gpio.c:9
static const struct pad_config s5_sleep_gpio_table[]
Definition: gpio.c:185
static const struct pad_config early_gpio_table[]
Definition: gpio.c:137
#define PAD_NC(pin)
Definition: gpio_defs.h:263
#define PAD_CFG_GPI(pad, pull, rst)
Definition: gpio_defs.h:284
#define PAD_CFG_NF(pad, pull, rst, func)
Definition: gpio_defs.h:197
#define PAD_CFG_GPI_INT(pad, pull, rst, trig)
Definition: gpio_defs.h:348
#define PAD_CFG_GPI_APIC(pad, pull, rst, trig, inv)
Definition: gpio_defs.h:376
#define PAD_CFG_GPO(pad, val, rst)
Definition: gpio_defs.h:247
#define PAD_CFG_GPI_GPIO_DRIVER(pad, pull, rst)
Definition: gpio_defs.h:323
#define NULL
Definition: stddef.h:19
uint8_t u8
Definition: stdint.h:45