coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
ramstage.c
Go to the documentation of this file.
1
/* SPDX-License-Identifier: GPL-2.0-or-later */
2
3
#include <soc/ramstage.h>
4
5
#include "
gpio.h
"
6
7
void
mainboard_silicon_init_params
(
FSP_SIL_UPD
*
params
)
8
{
9
/*
10
* Configure pads prior to SiliconInit() in case there are any
11
* dependencies during hardware initialization.
12
*/
13
gpio_configure_pads
(
gpio_table
,
ARRAY_SIZE
(
gpio_table
));
14
}
params
static struct sdram_info params
Definition:
sdram_configs.c:83
ARRAY_SIZE
#define ARRAY_SIZE(a)
Definition:
helpers.h:12
mainboard_silicon_init_params
__weak void mainboard_silicon_init_params(SILICON_INIT_UPD *params)
Definition:
ramstage.c:162
gpio_table
static const struct pad_config gpio_table[]
Definition:
gpio.h:24
gpio_configure_pads
void gpio_configure_pads(const struct soc_amd_gpio *gpio_list_ptr, size_t size)
program a particular set of GPIO
Definition:
gpio.c:307
FSP_SIL_UPD
#define FSP_SIL_UPD
Definition:
ramstage.h:12
gpio.h
src
mainboard
libretrend
lt1000
ramstage.c
Generated by
1.9.1