coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
gpio.c
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-or-later */
2 
3 #include <baseboard/gpio.h>
4 #include <baseboard/variants.h>
5 #include <commonlib/helpers.h>
6 #include <soc/gpio.h>
7 
8 /* Pad configuration in ramstage */
9 static const struct pad_config override_gpio_table[] = {
10  /* A6 : ESPI_ALERT1# ==> NC */
11  PAD_NC(GPP_A6, NONE),
12  /* A7 : SRCCLK_OE7# ==> NC */
13  PAD_NC(GPP_A7, NONE),
14  /* A8 : SRCCLKREQ7# ==> NC */
15  PAD_NC(GPP_A8, NONE),
16  /* A12 : SATAXPCIE1 ==> NC */
18  /* A14 : USB_OC1# ==> NC */
20  /* A15 : USB_OC2# ==> NC */
22  /* A18 : DDSP_HPDB ==> NC */
24  /* A19 : DDSP_HPD1 ==> NC */
26  /* A20 : DDSP_HPD2 ==> NC */
28  /* A21 : DDPC_CTRCLK ==> NC */
30  /* A22 : DDPC_CTRLDATA ==> NC */
32 
33  /* B2 : VRALERT# ==> NC */
34  PAD_NC(GPP_B2, NONE),
35  /* B3 : PROC_GP2 ==> NC */
36  PAD_NC_LOCK(GPP_B3, NONE, LOCK_CONFIG),
37  /* B15 : TIME_SYNC0 ==> NC */
38  PAD_NC_LOCK(GPP_B15, NONE, LOCK_CONFIG),
39 
40  /* C3 : SML0CLK ==> NC */
41  PAD_NC(GPP_C3, NONE),
42  /* C4 : SML0DATA ==> NC */
43  PAD_NC(GPP_C4, NONE),
44  /* C6 : SML1CLK ==> NC */
45  PAD_NC(GPP_C6, NONE),
46 
47  /* D3 : ISH_GP3 ==> NC */
48  PAD_NC_LOCK(GPP_D3, NONE, LOCK_CONFIG),
49  /* D5 : SRCCLKREQ0# ==> SSD_CLKREQ_ODL */
50  PAD_CFG_NF(GPP_D5, NONE, DEEP, NF1),
51  /* D9 : ISH_SPI_CS# ==> NC */
52  PAD_NC_LOCK(GPP_D9, NONE, LOCK_CONFIG),
53  /* D10 : ISH_SPI_CLK ==> NC */
54  PAD_NC_LOCK(GPP_D10, NONE, LOCK_CONFIG),
55  /* D13 : ISH_UART0_RXD ==> NC */
56  PAD_NC_LOCK(GPP_D13, NONE, LOCK_CONFIG),
57  /* D14 : ISH_UART0_TXD ==> NC */
58  PAD_NC_LOCK(GPP_D14, NONE, LOCK_CONFIG),
59  /* D15 : ISH_UART0_RTS# ==> NC */
60  PAD_NC_LOCK(GPP_D15, NONE, LOCK_CONFIG),
61  /* D16 : ISH_UART0_CTS# ==> NC */
62  PAD_NC_LOCK(GPP_D16, NONE, LOCK_CONFIG),
63  /* D17 : UART1_RXD ==> NC */
64  PAD_NC_LOCK(GPP_D17, NONE, LOCK_CONFIG),
65 
66  /* E0 : SATAXPCIE0 ==> NC */
67  PAD_NC(GPP_E0, NONE),
68  /* E4 : SATA_DEVSLP0 ==> NC */
69  PAD_NC(GPP_E4, NONE),
70  /* E5 : SATA_DEVSLP1 ==> NC */
71  PAD_NC(GPP_E5, NONE),
72  /* E10 : THC0_SPI1_CS# ==> NC */
73  PAD_NC_LOCK(GPP_E10, NONE, LOCK_CONFIG),
74  /* E16 : RSVD_TP ==> NC */
76  /* E17 : THC0_SPI1_INT# ==> NC */
77  PAD_NC_LOCK(GPP_E17, NONE, LOCK_CONFIG),
78  /* E18 : DDP1_CTRLCLK ==> NC */
80  /* E19 : DDP1_CTRLDATA ==> NC */
82  /* E20 : DDP2_CTRLCLK ==> NC */
84  /* E21 : DDP2_CTRLDATA ==> NC */
86 
87  /* F6 : CNV_PA_BLANKING ==> NC */
88  PAD_NC(GPP_F6, NONE),
89  /* F19 : SRCCLKREQ6# ==> NC */
91  /* F20 : EXT_PWR_GATE# ==> NC */
93  /* F21 : EXT_PWR_GATE2# ==> NC */
95  /* F22 : VNN_CTRL ==> VNN_CTRL */
96  PAD_CFG_NF(GPP_F22, NONE, DEEP, NF1),
97  /* F23 : BP105_CTRL ==> PP1050_CTRL */
98  PAD_CFG_NF(GPP_F23, NONE, DEEP, NF1),
99 
100  /* H6 : I2C1_SDA ==> PCH_I2C_TPM_SDA */
101  PAD_CFG_NF_LOCK(GPP_H6, NONE, NF1, LOCK_CONFIG),
102  /* H7 : I2C1_SCL ==> PCH_I2C_TPM_SCL */
103  PAD_CFG_NF_LOCK(GPP_H7, NONE, NF1, LOCK_CONFIG),
104  /* H8 : I2C4_SDA ==> NC */
105  PAD_NC(GPP_H8, NONE),
106  /* H9 : I2C4_SCL ==> NC */
107  PAD_NC(GPP_H9, NONE),
108  /* H13 : I2C7_SCL ==> EN_PP3300_SD */
109  PAD_CFG_GPO_LOCK(GPP_H13, 1, LOCK_CONFIG),
110  /* H15 : DDPB_CTRLCLK ==> NC */
111  PAD_NC(GPP_H15, NONE),
112  /* H17 : DDPB_CTRLDATA ==> NC */
113  PAD_NC(GPP_H17, NONE),
114  /* H19 : SRCCLKREQ4# ==> NC */
115  PAD_NC(GPP_H19, NONE),
116  /* H21 : IMGCLKOUT2 ==> NC */
117  PAD_NC(GPP_H21, NONE),
118  /* H22 : IMGCLKOUT3 ==> NC */
119  PAD_NC(GPP_H22, NONE),
120  /* H23 : SRCCLKREQ5# ==> NC */
121  PAD_NC(GPP_H23, NONE),
122 
123  /* R7 : I2S2_RXD ==> NC */
124  PAD_NC(GPP_R7, NONE),
125 
126  /* S0 : SNDW0_CLK ==> NC */
127  PAD_NC(GPP_S0, NONE),
128  /* S1 : SNDW0_DATA ==> NC */
129  PAD_NC(GPP_S1, NONE),
130  /* S4 : SNDW2_CLK ==> NC */
131  PAD_NC(GPP_S4, NONE),
132  /* S5 : SNDW2_DATA ==> NC */
133  PAD_NC(GPP_S5, NONE),
134  /* S6 : SNDW3_CLK ==> NC */
135  PAD_NC(GPP_S6, NONE),
136  /* S7 : SNDW3_DATA ==> NC */
137  PAD_NC(GPP_S7, NONE),
138 
139  /* GPD11: LANPHYC ==> WWAN_CONFIG1 */
140  PAD_NC(GPD11, NONE),
141 };
142 
143 /* Early pad configuration in bootblock */
144 static const struct pad_config early_gpio_table[] = {
145  /* A13 : PMC_I2C_SCL ==> GSC_PCH_INT_ODL */
146  PAD_CFG_GPI_APIC(GPP_A13, NONE, PLTRST, LEVEL, INVERT),
147  /* B4 : PROC_GP3 ==> SSD_PERST_L */
148  PAD_CFG_GPO(GPP_B4, 0, DEEP),
149  /*
150  * D1 : ISH_GP1 ==> FP_RST_ODL
151  * FP_RST_ODL comes out of reset as hi-z and does not have an external pull-down.
152  * To ensure proper power sequencing for the FPMCU device, reset signal is driven low
153  * early on in bootblock, followed by enabling of power. Reset signal is deasserted
154  * later on in ramstage. Since reset signal is asserted in bootblock, it results in
155  * FPMCU not working after a S3 resume. This is a known issue.
156  */
157  PAD_CFG_GPO(GPP_D1, 0, DEEP),
158  /* D2 : ISH_GP2 ==> EN_FP_PWR */
159  PAD_CFG_GPO(GPP_D2, 1, DEEP),
160  /* D11 : ISH_SPI_MISO ==> EN_PP3300_SSD */
161  PAD_CFG_GPO(GPP_D11, 1, DEEP),
162  /* E13 : THC0_SPI1_IO2 ==> MEM_CH_SEL */
163  PAD_CFG_GPI(GPP_E13, NONE, DEEP),
164  /* E15 : RSVD_TP ==> PCH_WP_OD */
166  /* F18 : THC1_SPI2_INT# ==> EC_IN_RW_OD */
167  PAD_CFG_GPI(GPP_F18, NONE, DEEP),
168  /* H6 : I2C1_SDA ==> PCH_I2C_TPM_SDA */
169  PAD_CFG_NF(GPP_H6, NONE, DEEP, NF1),
170  /* H7 : I2C1_SCL ==> PCH_I2C_TPM_SCL */
171  PAD_CFG_NF(GPP_H7, NONE, DEEP, NF1),
172  /* H10 : UART0_RXD ==> UART_PCH_RX_DBG_TX */
173  PAD_CFG_NF(GPP_H10, NONE, DEEP, NF2),
174  /* H11 : UART0_TXD ==> UART_PCH_TX_DBG_RX */
175  PAD_CFG_NF(GPP_H11, NONE, DEEP, NF2),
176  /* H13 : I2C7_SCL ==> EN_PP3300_SD */
177  PAD_CFG_GPO(GPP_H13, 1, DEEP),
178  /* CPU PCIe VGPIO for PEG60 */
179  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_48, NONE, PLTRST, NF1),
180  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_49, NONE, PLTRST, NF1),
181  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_50, NONE, PLTRST, NF1),
182  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_51, NONE, PLTRST, NF1),
183  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_52, NONE, PLTRST, NF1),
184  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_53, NONE, PLTRST, NF1),
185  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_54, NONE, PLTRST, NF1),
186  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_55, NONE, PLTRST, NF1),
187  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_56, NONE, PLTRST, NF1),
188  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_57, NONE, PLTRST, NF1),
189  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_58, NONE, PLTRST, NF1),
190  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_59, NONE, PLTRST, NF1),
191  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_60, NONE, PLTRST, NF1),
192  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_61, NONE, PLTRST, NF1),
193  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_62, NONE, PLTRST, NF1),
194  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_63, NONE, PLTRST, NF1),
195  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_76, NONE, PLTRST, NF1),
196  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_77, NONE, PLTRST, NF1),
197  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_78, NONE, PLTRST, NF1),
198  PAD_CFG_NF_VWEN(GPP_vGPIO_PCIE_79, NONE, PLTRST, NF1),
199 };
200 
201 static const struct pad_config romstage_gpio_table[] = {
202  /*
203  * B4 : PROC_GP3 ==> SSD_PERST_L
204  * B4 is programmed here so that it is sequenced after EN_PP3300_SSD.
205  */
206  PAD_CFG_GPO(GPP_B4, 1, DEEP),
207 };
208 
209 const struct pad_config *variant_gpio_override_table(size_t *num)
210 {
212  return override_gpio_table;
213 }
214 
215 const struct pad_config *variant_early_gpio_table(size_t *num)
216 {
218  return early_gpio_table;
219 }
220 
221 const struct pad_config *variant_romstage_gpio_table(size_t *num)
222 {
224  return romstage_gpio_table;
225 }
#define GPD11
#define GPP_H22
#define GPP_vGPIO_PCIE_57
#define GPP_H19
#define GPP_D1
#define GPP_D10
#define GPP_D17
#define GPP_A18
#define GPP_F21
#define GPP_vGPIO_PCIE_48
#define GPP_S4
#define GPP_vGPIO_PCIE_55
#define GPP_H15
#define GPP_vGPIO_PCIE_78
#define GPP_E0
#define GPP_R7
#define GPP_F6
#define GPP_vGPIO_PCIE_76
#define GPP_D14
#define GPP_F20
#define GPP_S0
#define GPP_F23
#define GPP_H11
#define GPP_vGPIO_PCIE_53
#define GPP_vGPIO_PCIE_62
#define GPP_A14
#define GPP_H17
#define GPP_S5
#define GPP_B2
Definition: gpio_soc_defs.h:55
#define GPP_vGPIO_PCIE_49
#define GPP_vGPIO_PCIE_50
#define GPP_vGPIO_PCIE_77
#define GPP_A19
#define GPP_D2
#define GPP_H6
#define GPP_H9
#define GPP_D9
#define GPP_B15
Definition: gpio_soc_defs.h:68
#define GPP_E13
#define GPP_H21
#define GPP_H13
#define GPP_S7
#define GPP_D11
#define GPP_H7
#define GPP_A6
#define GPP_D5
#define GPP_A7
#define GPP_E5
#define GPP_S1
#define GPP_vGPIO_PCIE_60
#define GPP_vGPIO_PCIE_54
#define GPP_A20
#define GPP_A12
#define GPP_C6
#define GPP_C4
#define GPP_S6
#define GPP_E17
#define GPP_E19
#define GPP_E18
#define GPP_A8
#define GPP_D13
#define GPP_vGPIO_PCIE_52
#define GPP_E20
#define GPP_A15
#define GPP_E10
#define GPP_A13
#define GPP_vGPIO_PCIE_59
#define GPP_A21
#define GPP_E15
#define GPP_E16
#define GPP_vGPIO_PCIE_61
#define GPP_vGPIO_PCIE_63
#define GPP_vGPIO_PCIE_58
#define GPP_F18
#define GPP_B3
Definition: gpio_soc_defs.h:56
#define GPP_A22
#define GPP_vGPIO_PCIE_51
#define GPP_F22
#define GPP_D15
#define GPP_vGPIO_PCIE_79
#define GPP_B4
Definition: gpio_soc_defs.h:57
#define GPP_D16
#define GPP_H10
#define GPP_E21
#define GPP_C3
#define GPP_vGPIO_PCIE_56
#define GPP_E4
#define GPP_H8
#define GPP_F19
#define GPP_H23
#define GPP_D3
#define ARRAY_SIZE(a)
Definition: helpers.h:12
const struct pad_config * variant_gpio_override_table(size_t *num)
Definition: gpio.c:198
const struct pad_config * variant_romstage_gpio_table(size_t *num)
Definition: gpio.c:210
const struct pad_config * variant_early_gpio_table(size_t *num)
Definition: gpio.c:204
static const struct pad_config override_gpio_table[]
Definition: gpio.c:9
static const struct pad_config romstage_gpio_table[]
Definition: gpio.c:201
static const struct pad_config early_gpio_table[]
Definition: gpio.c:144
#define PAD_NC(pin)
Definition: gpio_defs.h:263
#define PAD_CFG_NF_LOCK(pad, pull, func, lock_action)
Definition: gpio_defs.h:203
#define PAD_CFG_GPI(pad, pull, rst)
Definition: gpio_defs.h:284
#define PAD_NC_LOCK(pad, pull, lock_action)
Definition: gpio_defs.h:368
#define PAD_CFG_GPO_LOCK(pad, val, lock_action)
Definition: gpio_defs.h:254
#define PAD_CFG_NF(pad, pull, rst, func)
Definition: gpio_defs.h:197
#define PAD_CFG_GPI_APIC(pad, pull, rst, trig, inv)
Definition: gpio_defs.h:376
#define PAD_CFG_NF_VWEN(pad, pull, rst, func)
Definition: gpio_defs.h:241
#define PAD_CFG_GPO(pad, val, rst)
Definition: gpio_defs.h:247
#define PAD_CFG_GPI_GPIO_DRIVER(pad, pull, rst)
Definition: gpio_defs.h:323