coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
gpio.c
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 
3 #include <soc/gpio.h>
4 #include <variant/gpio.h>
5 
6 static const struct pad_config gpio_table[] = {
7  /* ------- GPIO Group GPD ------- */
8  PAD_CFG_NF(GPD0, NONE, DEEP, NF1), // PM_BATLOW#
9  PAD_CFG_NF(GPD1, NATIVE, DEEP, NF1), // AC_PRESENT
10  PAD_NC(GPD2, NONE),
11  PAD_CFG_NF(GPD3, UP_20K, DEEP, NF1), // PWR_BTN#
12  PAD_CFG_NF(GPD4, NONE, DEEP, NF1), // SUSB#_PCH
13  PAD_CFG_NF(GPD5, NONE, DEEP, NF1), // SUSC#_PCH
14  PAD_NC(GPD6, NONE),
15  PAD_NC(GPD7, NONE),
16  PAD_CFG_NF(GPD8, NONE, DEEP, NF1), // SUS_CLK
17  PAD_NC(GPD9, NONE),
18  PAD_NC(GPD10, NONE),
19  PAD_NC(GPD11, NONE),
20 
21  /* ------- GPIO Group GPP_A ------- */
22  PAD_CFG_GPO(GPP_A0, 0, DEEP), // SB_KBCRST#
23  PAD_CFG_NF(GPP_A1, NATIVE, DEEP, NF1), // LPC_AD0
24  PAD_CFG_NF(GPP_A2, NATIVE, DEEP, NF1), // LPC_AD1
25  PAD_CFG_NF(GPP_A3, NATIVE, DEEP, NF1), // LPC_AD2
26  PAD_CFG_NF(GPP_A4, NATIVE, DEEP, NF1), // LPC_AD3
27  PAD_CFG_NF(GPP_A5, NONE, DEEP, NF1), // LPC_FRAME#
28  PAD_CFG_NF(GPP_A6, NONE, DEEP, NF1), // SERIRQ
29  PAD_CFG_GPI(GPP_A7, NONE, DEEP), // SCI#_GPP_A7
30  PAD_CFG_NF(GPP_A8, NONE, DEEP, NF1), // ECCLKRUN#
31  PAD_CFG_NF(GPP_A9, DN_20K, DEEP, NF1), // PCLK_KBC
32  PAD_NC(GPP_A10, DN_20K),
33  PAD_NC(GPP_A11, UP_20K),
35  PAD_CFG_NF(GPP_A13, NONE, DEEP, NF1), // SUSWARN#
37  PAD_CFG_NF(GPP_A15, UP_20K, DEEP, NF1), // SUS_PWR_ACK#
38  PAD_NC(GPP_A16, DN_20K),
39  PAD_CFG_GPI(GPP_A17, NONE, DEEP), // AMP_TYPE_DET
40  PAD_CFG_GPO(GPP_A18, 1, DEEP), // SB_BLON
42  PAD_CFG_GPO(GPP_A20, 1, DEEP), // PEX_WAKE#
44  PAD_CFG_GPO(GPP_A22, 1, DEEP), // SMARTAMP_SW
45  PAD_CFG_GPI(GPP_A23, NONE, DEEP), // SMART AMP PWR (L:3.3VS H:3.3V)
46 
47  /* ------- GPIO Group GPP_B ------- */
48  PAD_CFG_GPI(GPP_B0, NONE, DEEP), // TPM_PIRQ#
49  PAD_NC(GPP_B1, NONE),
50  PAD_NC(GPP_B2, NONE),
51  // PCH_GPP_B3 (touchpad interrupt)
53  PAD_NC(GPP_B4, NONE),
54  PAD_CFG_NF(GPP_B5, NONE, DEEP, NF1), // TBT_CLKREQ#
55  PAD_NC(GPP_B6, NONE),
56  PAD_NC(GPP_B7, NONE),
57  PAD_NC(GPP_B8, NONE),
58  PAD_NC(GPP_B9, NONE),
59  PAD_CFG_NF(GPP_B10, NONE, DEEP, NF1), // GLAN_CLKREQ#
61  PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1), // SLP_S0#
62  _PAD_CFG_STRUCT(GPP_B13, 0x44000601, 0x0000), // PLT_RST#
63  PAD_CFG_NF(GPP_B14, NONE, DEEP, NF1), // PCH_SPKR
67  PAD_CFG_GPI(GPP_B18, NONE, DEEP), // NO REBOOT STRAP
69  PAD_CFG_GPI(GPP_B20, NONE, DEEP), // SMI#_GPP_B20
71  PAD_CFG_GPI(GPP_B22, NONE, DEEP), // BOOT BIOS STRAP
72  PAD_CFG_GPI(GPP_B23, NONE, DEEP), // DCI-OOB STRAP
73 
74  /* ------- GPIO Group GPP_C ------- */
75  PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1), // SMB_CLK
76  PAD_CFG_NF(GPP_C1, NONE, DEEP, NF1), // SMB_DATA
77  _PAD_CFG_STRUCT(GPP_C2, 0x40880100, 0x0000), // CNVI_WAKE#
78  PAD_NC(GPP_C3, NONE),
79  PAD_NC(GPP_C4, NONE),
80  PAD_CFG_GPI(GPP_C5, NONE, DEEP), // WLAN_WAKEUP#
81  PAD_NC(GPP_C6, NONE),
82  PAD_NC(GPP_C7, NONE),
83  PAD_NC(GPP_C8, NONE),
84  PAD_CFG_GPI(GPP_C9, NONE, DEEP), // BOARD_ID2
85  PAD_CFG_GPI(GPP_C10, NONE, DEEP), // BOARD_ID1
86  PAD_CFG_GPI(GPP_C11, NONE, DEEP), // TBT_DET#
87  PAD_CFG_GPI(GPP_C12, NONE, DEEP), // GC6_FB_EN_PCH
88  PAD_CFG_GPI(GPP_C13, NONE, DEEP), // TPM_DET
89  PAD_CFG_GPO(GPP_C14, 1, DEEP), // GPU_EVENT#
90  PAD_CFG_GPI(GPP_C15, NONE, DEEP), // 100K pull-down
91  PAD_CFG_NF(GPP_C16, NONE, PLTRST, NF1), // TP_DAT_PCH_I2C0
92  PAD_CFG_NF(GPP_C17, NONE, PLTRST, NF1), // TP_CLK_PCH_I2C0
93  PAD_CFG_NF(GPP_C18, NONE, PLTRST, NF1), // I2C1_SDA
94  PAD_CFG_NF(GPP_C19, NONE, PLTRST, NF1), // I2C1_SCL
95  //PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1), // UART2_RXD
96  //PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1), // UART2_TXD
97  PAD_CFG_NF(GPP_C22, NONE, DEEP, NF1), // UART2_RTS#
98  PAD_CFG_NF(GPP_C23, NONE, DEEP, NF1), // UART2_CTS#
99 
100  /* ------- GPIO Group GPP_D ------- */
101  PAD_NC(GPP_D0, NONE),
102  PAD_NC(GPP_D1, NONE),
103  PAD_NC(GPP_D2, NONE),
104  PAD_NC(GPP_D3, NONE),
105  PAD_NC(GPP_D4, NONE),
106  PAD_CFG_NF(GPP_D5, NONE, DEEP, NF3), // CNVI_RST#
107  PAD_CFG_NF(GPP_D6, NONE, DEEP, NF3), // CNVI_CLKREQ
108  PAD_NC(GPP_D7, NONE),
109  PAD_NC(GPP_D8, NONE),
110  PAD_NC(GPP_D9, NONE),
111  PAD_NC(GPP_D10, NONE),
112  PAD_NC(GPP_D11, NONE),
113  PAD_NC(GPP_D12, NONE),
114  PAD_NC(GPP_D13, NONE),
115  PAD_NC(GPP_D14, NONE),
116  PAD_NC(GPP_D15, NONE),
117  PAD_NC(GPP_D16, NONE),
118  PAD_NC(GPP_D17, NONE),
119  PAD_NC(GPP_D18, NONE),
120  PAD_NC(GPP_D19, NONE),
121  PAD_NC(GPP_D20, NONE),
122  PAD_NC(GPP_D21, NONE),
123  PAD_NC(GPP_D22, NONE),
124  PAD_NC(GPP_D23, NONE),
125 
126  /* ------- GPIO Group GPP_E ------- */
127  PAD_NC(GPP_E0, NONE),
128  PAD_CFG_NF(GPP_E1, UP_20K, DEEP, NF1), // SATAGP1
129  PAD_NC(GPP_E2, NONE),
130  PAD_NC(GPP_E3, NONE),
131  PAD_NC(GPP_E4, NONE),
132  PAD_CFG_NF(GPP_E5, NONE, DEEP, NF1), // SATA_DEVSLP1
133  PAD_CFG_GPO(GPP_E6, 1, DEEP), // PCH_MUTE#
134  PAD_NC(GPP_E7, NONE),
135  PAD_CFG_NF(GPP_E8, NONE, DEEP, NF1), // SATAHDD_LED#
136  PAD_NC(GPP_E9, NONE),
137  PAD_NC(GPP_E10, NONE),
138  PAD_NC(GPP_E11, NONE),
139  PAD_NC(GPP_E12, NONE),
140 
141  /* ------- GPIO Group GPP_F ------- */
142  PAD_NC(GPP_F0, NONE),
143  PAD_NC(GPP_F1, NONE),
144  PAD_NC(GPP_F2, NONE),
145  PAD_CFG_GPO(GPP_F3, 1, DEEP), // GPP_F3_LAN_RST#
146  PAD_CFG_GPO(GPP_F4, 1, DEEP), // GPP_F4_TBT_RST#
147  PAD_NC(GPP_F5, NONE),
148  PAD_NC(GPP_F6, NONE),
149  PAD_NC(GPP_F7, NONE),
150  PAD_NC(GPP_F8, NONE),
151  PAD_CFG_GPO(GPP_F9, 0, DEEP), // PS8331_SW
152  PAD_CFG_GPI(GPP_F10, NONE, DEEP), // BIOS RECOVERY ENABLE STRAP
153  PAD_NC(GPP_F11, NONE),
154  PAD_NC(GPP_F12, NONE),
155  PAD_NC(GPP_F13, NONE),
156  PAD_CFG_GPI(GPP_F14, NONE, DEEP), // H_SKTOCC_N
157  PAD_NC(GPP_F15, NONE),
158  PAD_NC(GPP_F16, NONE),
159  PAD_NC(GPP_F17, NONE),
160  PAD_NC(GPP_F18, NONE),
161  PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1), // NB_ENAVDD
162  PAD_CFG_NF(GPP_F20, NONE, DEEP, NF1), // BLON
163  PAD_CFG_NF(GPP_F21, NONE, DEEP, NF1), // EDP_BRIGHTNESS
164  //PAD_CFG_GPO(GPP_F22, 0, DEEP), // DGPU_RST#_PCH
165  //PAD_CFG_GPO(GPP_F23, 0, DEEP), // DGPU_PWR_EN
166 
167  /* ------- GPIO Group GPP_G ------- */
168  PAD_CFG_GPI(GPP_G0, NONE, DEEP), // GSYNC_DET
169  PAD_NC(GPP_G1, NONE), // test point
170  PAD_CFG_GPI(GPP_G2, NONE, DEEP), // NVSR_DET#
171  PAD_NC(GPP_G3, NONE),
172  PAD_NC(GPP_G4, NONE),
173  PAD_NC(GPP_G5, NONE),
174  PAD_CFG_GPI(GPP_G6, NONE, DEEP), // SWI#_GPP_G6
175  PAD_NC(GPP_G7, NONE),
176 
177  /* ------- GPIO Group GPP_H ------- */
178  PAD_CFG_NF(GPP_H0, NONE, DEEP, NF1), // WLAN_CLKREQ#
179  PAD_CFG_NF(GPP_H1, NONE, DEEP, NF1), // SD4.0_CLKREQ#
180  PAD_CFG_NF(GPP_H2, NONE, DEEP, NF1), // PEG_CLKREQ#
181  PAD_CFG_NF(GPP_H3, NONE, DEEP, NF1), // SSD1_CLKREQ#
182  PAD_CFG_NF(GPP_H4, NONE, DEEP, NF1), // SSD2_CLKREQ#
183  PAD_NC(GPP_H5, NONE),
184  PAD_CFG_GPO(GPP_H6, 1, DEEP), // PCIE_SSD1_RST#
185  PAD_CFG_GPO(GPP_H7, 1, DEEP), // PCIE_SSD2_RST#
186  PAD_CFG_GPI(GPP_H8, NONE, DEEP), // GPP_H8_LAN_RST#
187  PAD_CFG_GPI(GPP_H9, NONE, DEEP), // TBT_GPIO_WAKE#
188  PAD_NC(GPP_H10, NONE),
189  PAD_NC(GPP_H11, NONE),
190  PAD_CFG_GPI(GPP_H12, NONE, DEEP), // ESPI FLASH SHARING STRAP
191  PAD_CFG_GPI(GPP_H13, NONE, DEEP), // TBTA_HRESET
192  PAD_NC(GPP_H14, NONE),
193  PAD_CFG_GPI(GPP_H15, NONE, DEEP), // RESERVED STRAP
194  _PAD_CFG_STRUCT(GPP_H16, 0x44000101, 0x0000), // TBT_RTD3_PWR_EN
195  PAD_CFG_GPO(GPP_H17, 0, PLTRST), // TBT_FORCE_PWR
196  PAD_NC(GPP_H18, NONE),
197  PAD_NC(GPP_H19, NONE),
198  PAD_NC(GPP_H20, NONE),
199  PAD_CFG_GPI(GPP_H21, NONE, DEEP), // XTAL FREQUENCY SELECT STRAP
200  PAD_NC(GPP_H22, NONE),
201  _PAD_CFG_STRUCT(GPP_H23, 0x82880100, 0x0000), // TBCIO_PLUG_EVENT#
202 
203  /* ------- GPIO Group GPP_I ------- */
204  PAD_CFG_NF(GPP_I0, NONE, DEEP, NF1), // ANX7411_HPD
205  PAD_CFG_NF(GPP_I1, NONE, DEEP, NF1), // HDMI_HPD
206  PAD_CFG_NF(GPP_I2, NONE, DEEP, NF1), // MDP_E_HPD
207  PAD_CFG_NF(GPP_I3, NONE, DEEP, NF1), // MDP_A_TBT_HPD
208  PAD_CFG_NF(GPP_I4, NONE, DEEP, NF1), // SB_IEDP_HPD
209  PAD_CFG_GPO(GPP_I5, 1, DEEP), // TBT_GPIO_RST#
210  PAD_NC(GPP_I6, NONE),
211  PAD_NC(GPP_I7, NONE),
212  PAD_CFG_GPO(GPP_I8, 1, DEEP), // SSD1_PWR_EN
213  PAD_CFG_GPO(GPP_I9, 1, DEEP), // SSD2_PWR_EN
214  PAD_NC(GPP_I10, NONE),
215  PAD_NC(GPP_I11, NONE),
216  PAD_CFG_GPO(GPP_I12, 1, DEEP), // SATA_PWR_EN
217  PAD_NC(GPP_I13, NONE),
218  PAD_NC(GPP_I14, NONE),
219 
220  /* ------- GPIO Group GPP_J ------- */
221  PAD_CFG_NF(GPP_J0, NONE, DEEP, NF1), // CNVI_GNSS_PA_BLANKING
222  PAD_CFG_GPO(GPP_J1, 1, DEEP), // GPP_J1
223  PAD_NC(GPP_J2, NONE),
224  PAD_NC(GPP_J3, NONE),
225  PAD_CFG_NF(GPP_J4, NONE, DEEP, NF1), // CNVI_BRI_DT
226  PAD_CFG_NF(GPP_J5, UP_20K, DEEP, NF1), // CNVI_BRI_RSP
227  PAD_CFG_NF(GPP_J6, NONE, DEEP, NF1), // CNVI_RGI_DT
228  PAD_CFG_NF(GPP_J7, UP_20K, DEEP, NF1), // CNVI_RGI_RSP
229  PAD_CFG_NF(GPP_J8, NONE, DEEP, NF1), // CNVI_MFUART2_RXD
230  PAD_CFG_NF(GPP_J9, NONE, DEEP, NF1), // CNVI_MFUART2_TXD
231  PAD_NC(GPP_J10, NONE),
232  PAD_NC(GPP_J11, DN_20K),
233 
234  /* ------- GPIO Group GPP_K ------- */
235  PAD_CFG_GPO(GPP_K0, 0, DEEP), // GPP_K0_SPK_MUTE
236  PAD_CFG_GPO(GPP_K1, 0, DEEP), // GPP_K1_WOOFER_MUTE
237  PAD_NC(GPP_K2, NONE),
238  _PAD_CFG_STRUCT(GPP_K3, 0x40880100, 0x0000), // SCI#_GPP_K3
239  PAD_NC(GPP_K4, NONE),
240  PAD_NC(GPP_K5, NONE),
241  _PAD_CFG_STRUCT(GPP_K6, 0x40880100, 0x0000), // SWI#_GPP_K6
242  PAD_CFG_GPI(GPP_K7, NONE, DEEP), // GPP_K7_LAN_WAKEUP#
243  PAD_CFG_GPO(GPP_K8, 1, DEEP), // GPP_K8_LAN_RTD3
244  PAD_NC(GPP_K9, NONE),
245  PAD_NC(GPP_K10, NONE),
246  PAD_NC(GPP_K11, NONE),
247  PAD_CFG_GPO(GPP_K12, 1, DEEP), // PCH_GPP_K12
248  PAD_NC(GPP_K13, NONE),
249  PAD_CFG_GPO(GPP_K14, 0, DEEP), // GPP_K14_TEST_R
250  _PAD_CFG_STRUCT(GPP_K15, 0x80100100, 0x0000), // GPP_K15_INTP_OUT
251  PAD_NC(GPP_K16, NONE),
252  PAD_NC(GPP_K17, NONE),
253  PAD_CFG_GPO(GPP_K18, 1, DEEP), // GPP_K18_TBT_WAKE#
254  _PAD_CFG_STRUCT(GPP_K19, 0x42800101, 0x0000), // SMI#_GPP_K19
255  PAD_NC(GPP_K20, NONE),
256  PAD_NC(GPP_K21, NONE),
257  PAD_NC(GPP_K22, NONE),
258  PAD_NC(GPP_K23, NONE),
259 };
260 
262 {
264 }
#define GPD11
#define GPP_A4
#define GPP_H22
#define GPP_C15
#define GPD3
#define GPP_H20
#define GPP_B6
Definition: gpio_soc_defs.h:59
#define GPP_H19
#define GPP_D1
#define GPD9
#define GPP_C2
#define GPP_D10
#define GPP_D8
#define GPP_D17
#define GPP_E3
#define GPP_A18
#define GPP_F21
#define GPP_C12
#define GPP_F12
#define GPP_F16
#define GPP_H15
#define GPP_H16
#define GPP_E0
#define GPP_F6
#define GPP_H18
#define GPP_D14
#define GPP_B1
Definition: gpio_soc_defs.h:54
#define GPP_F20
#define GPP_C5
#define GPP_H11
#define GPP_A14
#define GPP_B12
Definition: gpio_soc_defs.h:65
#define GPP_H17
#define GPP_D12
#define GPP_B16
Definition: gpio_soc_defs.h:69
#define GPP_A5
#define GPP_B2
Definition: gpio_soc_defs.h:55
#define GPP_D7
#define GPP_B13
Definition: gpio_soc_defs.h:66
#define GPP_E6
#define GPP_F0
#define GPP_D6
#define GPP_A19
#define GPP_D2
#define GPP_H12
#define GPP_H6
#define GPP_C9
#define GPP_H2
#define GPP_C22
#define GPP_H9
#define GPD0
#define GPP_D9
#define GPP_F5
#define GPP_B15
Definition: gpio_soc_defs.h:68
#define GPP_A2
#define GPP_H21
#define GPP_C23
#define GPP_H13
#define GPP_C8
#define GPP_D11
#define GPP_H7
#define GPP_A6
#define GPP_H1
#define GPP_C11
#define GPP_H14
#define GPP_D5
#define GPP_B22
Definition: gpio_soc_defs.h:75
#define GPP_A23
#define GPP_C18
#define GPP_F9
#define GPP_C13
#define GPP_E9
#define GPP_C17
#define GPP_E8
#define GPP_A7
#define GPP_E5
#define GPP_A0
#define GPD7
#define GPP_B8
Definition: gpio_soc_defs.h:61
#define GPP_B20
Definition: gpio_soc_defs.h:73
#define GPP_A20
#define GPP_A16
#define GPP_F1
#define GPP_F17
#define GPP_A12
#define GPP_F15
#define GPP_D4
#define GPP_C10
#define GPP_C6
#define GPD2
#define GPP_F10
#define GPP_A3
#define GPP_E7
#define GPP_C16
#define GPP_F7
#define GPD1
#define GPP_F13
#define GPP_C4
#define GPP_D18
#define GPP_B19
Definition: gpio_soc_defs.h:72
#define GPP_E2
#define GPP_H0
#define GPP_H5
#define GPP_B9
Definition: gpio_soc_defs.h:62
#define GPD10
#define GPP_F14
#define GPP_H3
#define GPP_F4
#define GPP_A10
#define GPP_A8
#define GPP_D0
#define GPP_A1
#define GPP_B14
Definition: gpio_soc_defs.h:67
#define GPP_B11
Definition: gpio_soc_defs.h:64
#define GPP_D13
#define GPP_B18
Definition: gpio_soc_defs.h:71
#define GPP_B5
Definition: gpio_soc_defs.h:58
#define GPP_B0
Definition: gpio_soc_defs.h:53
#define GPP_A11
#define GPP_C14
#define GPP_A15
#define GPP_A9
#define GPP_E10
#define GPP_F8
#define GPP_C19
#define GPD8
#define GPP_A13
#define GPP_A21
#define GPP_B23
Definition: gpio_soc_defs.h:76
#define GPP_B10
Definition: gpio_soc_defs.h:63
#define GPP_D19
#define GPP_C1
#define GPP_F2
#define GPP_E11
#define GPD6
#define GPP_F18
#define GPP_B3
Definition: gpio_soc_defs.h:56
#define GPP_A22
#define GPP_D15
#define GPP_F11
#define GPP_B21
Definition: gpio_soc_defs.h:74
#define GPD4
#define GPP_B4
Definition: gpio_soc_defs.h:57
#define GPP_D16
#define GPP_F3
#define GPP_H10
#define GPP_C3
#define GPP_E12
#define GPP_A17
#define GPP_B17
Definition: gpio_soc_defs.h:70
#define GPP_E4
#define GPP_C0
#define GPD5
#define GPP_E1
#define GPP_H8
#define GPP_F19
#define GPP_H4
#define GPP_H23
#define GPP_B7
Definition: gpio_soc_defs.h:60
#define GPP_C7
#define GPP_D3
#define ARRAY_SIZE(a)
Definition: helpers.h:12
#define GPP_D23
#define GPP_G1
Definition: gpio_soc_defs.h:89
#define GPP_G7
Definition: gpio_soc_defs.h:95
#define GPP_D22
#define GPP_G4
Definition: gpio_soc_defs.h:92
#define GPP_G2
Definition: gpio_soc_defs.h:90
#define GPP_D21
#define GPP_G6
Definition: gpio_soc_defs.h:94
#define GPP_G0
Definition: gpio_soc_defs.h:88
#define GPP_D20
#define GPP_G3
Definition: gpio_soc_defs.h:91
#define GPP_G5
Definition: gpio_soc_defs.h:93
#define GPP_K4
#define GPP_I12
#define GPP_I5
#define GPP_J7
#define GPP_J4
#define GPP_K2
#define GPP_K9
#define GPP_J5
#define GPP_K16
#define GPP_I10
#define GPP_K13
#define GPP_J8
#define GPP_J0
#define GPP_J2
#define GPP_J9
#define GPP_I8
#define GPP_J1
#define GPP_J6
#define GPP_K18
#define GPP_I7
#define GPP_I3
#define GPP_I6
#define GPP_J10
#define GPP_K7
#define GPP_I11
#define GPP_I9
#define GPP_K11
#define GPP_K17
#define GPP_K21
#define GPP_K20
#define GPP_K1
#define GPP_I13
#define GPP_I2
#define GPP_J11
#define GPP_J3
#define GPP_I0
#define GPP_K10
#define GPP_K5
#define GPP_K6
#define GPP_K0
#define GPP_K14
#define GPP_K12
#define GPP_I14
#define GPP_K22
#define GPP_I4
#define GPP_K3
#define GPP_I1
#define GPP_K19
#define GPP_K23
#define GPP_K15
#define GPP_K8
void variant_configure_gpios(void)
Definition: gpio.c:238
const struct pad_config gpio_table[]
Definition: gpio.c:33
void gpio_configure_pads(const struct soc_amd_gpio *gpio_list_ptr, size_t size)
program a particular set of GPIO
Definition: gpio.c:307
#define PAD_NC(pin)
Definition: gpio_defs.h:263
#define PAD_CFG_GPI(pad, pull, rst)
Definition: gpio_defs.h:284
#define _PAD_CFG_STRUCT(__pad, __config0, __config1)
Definition: gpio_defs.h:166
#define PAD_CFG_NF(pad, pull, rst, func)
Definition: gpio_defs.h:197
#define PAD_CFG_GPO(pad, val, rst)
Definition: gpio_defs.h:247
#define PAD_CFG_GPI_APIC_LOW(pad, pull, rst)
Definition: gpio_defs.h:402