coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
gpio.h
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 
3 #ifndef _GPIORVP7_H
4 #define _GPIORVP7_H
5 
6 #include <soc/gpe.h>
7 #include <soc/gpio.h>
8 
9 /* TCA6424A I/O Expander */
10 #define IO_EXPANDER_BUS 4
11 #define IO_EXPANDER_0_ADDR 0x22
12 #define IO_EXPANDER_P0CONF 0x0C /* Port 0 conf offset */
13 #define IO_EXPANDER_P0DOUT 0x04 /* Port 0 data offset */
14 #define IO_EXPANDER_P1CONF 0x0D
15 #define IO_EXPANDER_P1DOUT 0x05
16 #define IO_EXPANDER_P2CONF 0x0E
17 #define IO_EXPANDER_P2DOUT 0x06
18 #define IO_EXPANDER_1_ADDR 0x23
19 
20 /* GPE_EC_WAKE */
21 #define GPE_EC_WAKE GPE0_LAN_WAK
22 
23 /* CHROMEEC in RVP */
24 #define EC_SCI_GPI GPP_E16
25 #define EC_SMI_GPI GPP_E15
26 /*
27  * Gpio based irq for touchpad, 18th index in North Bank
28  * MAX_DIRECT_IRQ + GPSW_SIZE + 19
29  */
30 #define KBLRVP_TOUCHPAD_IRQ 33
31 
32 #define KBLRVP_TOUCH_IRQ 31
33 
34 #define BOARD_TOUCHPAD_NAME "touchpad"
35 #define BOARD_TOUCHPAD_IRQ KBLRVP_TOUCHPAD_IRQ
36 #define BOARD_TOUCHPAD_I2C_BUS 0
37 #define BOARD_TOUCHPAD_I2C_ADDR 0x20
38 
39 #define BOARD_TOUCHSCREEN_NAME "touchscreen"
40 #define BOARD_TOUCHSCREEN_IRQ KBLRVP_TOUCH_IRQ
41 #define BOARD_TOUCHSCREEN_I2C_BUS 0
42 #define BOARD_TOUCHSCREEN_I2C_ADDR 0x4c
43 
44 #ifndef __ACPI__
45 
46 /* Pad configuration in ramstage. */
47 static const struct pad_config gpio_table[] = {
48 /* PM_SLP_S0ix_R_N*/ PAD_CFG_GPO(GPP_A7, 1, DEEP),
49 /* LPC_CLKRUN */ PAD_CFG_NF(GPP_A8, NONE, DEEP, NF1),
50 /* PCH_CLK_PCI_TPM */ PAD_CFG_NF(GPP_A10, NONE, DEEP, NF1),
51 /* PCH_LPC_CLK */ PAD_CFG_GPI_APIC_HIGH(GPP_A11, NONE, DEEP),
52 /* ISH_KB_PROX_INT */ PAD_CFG_GPO(GPP_A12, 1, RSMRST),
53 /* PCH_SUSPWRACB */ PAD_CFG_NF(GPP_A13, NONE, DEEP, NF1),
54 /* PCH_SUSACK */ PAD_CFG_NF(GPP_A15, DN_20K, DEEP, NF1),
55 /* SD_1P8_SEL */ PAD_CFG_NF(GPP_A16, NONE, DEEP, NF1),
56 /* SD_PWR_EN */ PAD_CFG_NF(GPP_A17, NONE, DEEP, NF1),
57 /* ACCEL INTERRUPT */ PAD_CFG_NF(GPP_A18, NONE, DEEP, NF1),
58 /* ISH_GP1 */ PAD_CFG_NF(GPP_A19, NONE, DEEP, NF1),
59 /* GYRO_DRDY */ PAD_CFG_NF(GPP_A20, NONE, DEEP, NF1),
60 /* FLIP_ACCEL_INT */ PAD_CFG_NF(GPP_A21, NONE, DEEP, NF1),
61 /* GYRO_INT */ PAD_CFG_GPO(GPP_A22, 1, DEEP),
62 /* ISH_GP5 */ PAD_CFG_GPI_APIC_HIGH(GPP_A23, NONE, DEEP),
63 /* CORE_VID0 */ PAD_CFG_NF(GPP_B0, NONE, DEEP, NF1),
64 /* CORE_VID1 */ PAD_CFG_NF(GPP_B1, NONE, DEEP, NF1),
65 /* HSJ_MIC_DET */ PAD_CFG_NF(GPP_B2, NONE, DEEP, NF1),
66 /* TRACKPAD_INT */ PAD_CFG_GPI_APIC_HIGH(GPP_B3, NONE, PLTRST),
67 /* BT_RF_KILL */ PAD_CFG_GPO(GPP_B4, 1, DEEP),
68 /* SRCCLKREQ0# */ PAD_CFG_GPI_APIC_HIGH(GPP_B5, NONE, DEEP),
69 /* MPHY_EXT_PWR_GATE */ PAD_CFG_NF(GPP_B11, NONE, DEEP, NF1),
70 /* PM_SLP_S0 */ PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1),
71 /* PCH_PLT_RST */ PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1),
72 /* GPP_B_14_SPKR */ PAD_CFG_TERM_GPO(GPP_B14, 1, DN_20K, DEEP),
73 /* WLAN_PCIE_WAKE */ PAD_CFG_GPI_SCI(GPP_B16, NONE, PLTRST, EDGE_SINGLE, INVERT),
74 /* TBT_CIO_PLUG_EVT */ PAD_CFG_GPI_SCI(GPP_B17, UP_20K, PLTRST, EDGE_SINGLE, INVERT),
75 /* PCH_SLOT1_WAKE_N */ PAD_CFG_GPI_SCI(GPP_B18, UP_20K, PLTRST, EDGE_SINGLE, INVERT),
76 /* CCODEC_SPI_CS */ PAD_CFG_NF(GPP_B19, NONE, DEEP, NF1),
77 /* CODEC_SPI_CLK */ PAD_CFG_NF(GPP_B20, DN_20K, DEEP, NF1),
78 /* CODEC_SPI_MISO */ PAD_CFG_NF(GPP_B21, DN_20K, DEEP, NF1),
79 /* CODEC_SPI_MOSI */ PAD_CFG_NF(GPP_B22, DN_20K, DEEP, NF1),
80 /* SM1ALERT# */ PAD_CFG_TERM_GPO(GPP_B23, 1, DN_20K, DEEP),
81 /* SMB_CLK */ PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1),
82 /* SMB_DATA */ PAD_CFG_NF(GPP_C1, DN_20K, DEEP, NF1),
83 /* SMBALERT# */ PAD_CFG_TERM_GPO(GPP_C2, 1, DN_20K, DEEP),
84 /* M2_WWAN_PWREN */ PAD_CFG_NF(GPP_C3, NONE, DEEP, NF1),
85 /* SML0DATA */ PAD_CFG_NF(GPP_C4, NONE, DEEP, NF1),
86 /* SML0ALERT# */ PAD_CFG_GPI_APIC_HIGH(GPP_C5, DN_20K, DEEP),
87 /* EC_IN_RW */ PAD_CFG_NF(GPP_C6, NONE, DEEP, NF1),
88 /* USB_CTL */ PAD_CFG_NF(GPP_C7, DN_20K, DEEP, NF1),
89 /* UART0_RXD */ PAD_CFG_NF(GPP_C8, NONE, DEEP, NF1),
90 /* UART0_TXD */ PAD_CFG_NF(GPP_C9, NONE, DEEP, NF1),
91 /* NFC_RST* */ PAD_CFG_NF(GPP_C10, NONE, DEEP, NF1),
92 /* EN_PP3300_KEPLER */ PAD_CFG_NF(GPP_C11, NONE, DEEP, NF1),
93 /* PCH_MEM_CFG0 */ PAD_CFG_NF(GPP_C12, NONE, DEEP, NF1),
94 /* PCH_MEM_CFG1 */ PAD_CFG_NF(GPP_C13, NONE, DEEP, NF1),
95 /* PCH_MEM_CFG2 */ PAD_CFG_NF(GPP_C14, NONE, DEEP, NF1),
96 /* PCH_MEM_CFG3 */ PAD_CFG_NF(GPP_C15, NONE, DEEP, NF1),
97 /* I2C0_SDA */ PAD_CFG_NF(GPP_C16, NONE, DEEP, NF1),
98 /* I2C0_SCL */ PAD_CFG_NF(GPP_C17, NONE, DEEP, NF1),
99 /* I2C1_SDA */ PAD_CFG_NF(GPP_C18, NONE, DEEP, NF1),
100 /* I2C1_SCL */ PAD_CFG_NF(GPP_C19, NONE, DEEP, NF1),
101 /* GD_UART2_RXD */ PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1),
102 /* GD_UART2_TXD */ PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1),
103 /* TCH_PNL_PWREN */ PAD_CFG_NF(GPP_C22, NONE, DEEP, NF1),
104 /* SPI_WP_STATUS */ PAD_CFG_NF(GPP_C23, NONE, DEEP, NF1),
105 /* ITCH_SPI_CS */ PAD_CFG_NF(GPP_D0, NONE, DEEP, NF1),
106 /* ITCH_SPI_CLK */ PAD_CFG_NF(GPP_D1, NONE, DEEP, NF1),
107 /* ITCH_SPI_MISO_1 */ PAD_CFG_NF(GPP_D2, NONE, DEEP, NF1),
108 /* ITCH_SPI_MISO_0 */ PAD_CFG_NF(GPP_D3, NONE, DEEP, NF1),
109 /* CAM_FLASH_STROBE */ PAD_CFG_NF(GPP_D4, NONE, DEEP, NF1),
110 /* EN_PP3300_DX_EMMC */ PAD_CFG_NF(GPP_D5, NONE, DEEP, NF1),
111 /* EN_PP1800_DX_EMMC */ PAD_CFG_NF(GPP_D6, NONE, DEEP, NF1),
112 /* SH_I2C1_SDA */ PAD_CFG_NF(GPP_D7, NONE, DEEP, NF1),
113 /* SH_I2C1_SCL */ PAD_CFG_NF(GPP_D8, NONE, DEEP, NF1),
115 /* SD_D3_WAKE */ PAD_CFG_GPI_GPIO_DRIVER(GPP_D10, NONE, DEEP),
116 /* USB_A1_ILIM_SEL */ PAD_CFG_GPI_GPIO_DRIVER(GPP_D11, NONE, DEEP),
117 /* EN_PP3300_DX_CAM */ PAD_CFG_GPI_GPIO_DRIVER(GPP_D12, NONE, DEEP),
118 /* EN_PP1800_DX_AUDIO */PAD_CFG_NF(GPP_D13, NONE, DEEP, NF1),
119 /* ISH_UART0_TXD */ PAD_CFG_NF(GPP_D14, NONE, DEEP, NF1),
120 /* ISH_UART0_RTS */ PAD_CFG_NF(GPP_D15, NONE, DEEP, NF1),
121 /* ISH_UART0_CTS */ PAD_CFG_NF(GPP_D16, NONE, DEEP, NF1),
122 /* DMIC_CLK_1 */ PAD_CFG_NF(GPP_D17, NONE, DEEP, NF1),
123 /* DMIC_DATA_1 */ PAD_CFG_NF(GPP_D18, DN_20K, DEEP, NF1),
124 /* DMIC_CLK_0 */ PAD_CFG_NF(GPP_D19, NONE, DEEP, NF1),
125 /* DMIC_DATA_0 */ PAD_CFG_NF(GPP_D20, DN_20K, DEEP, NF1),
126 /* ITCH_SPI_D2 */ PAD_CFG_NF(GPP_D21, NONE, DEEP, NF1),
127 /* ITCH_SPI_D3 */ PAD_CFG_NF(GPP_D22, NONE, DEEP, NF1),
128 /* I2S_MCLK */ PAD_CFG_NF(GPP_D23, NONE, DEEP, NF1),
129 /* SPI_TPM_IRQ */ PAD_CFG_GPI_APIC_HIGH(GPP_E0, DN_20K, DEEP),
130 /* SATAXPCIE1 */ PAD_CFG_NF(GPP_E1, NONE, DEEP, NF1),
131 /* SSD_PEDET */ PAD_CFG_GPI_GPIO_DRIVER(GPP_E2, NONE, DEEP),
132 /* CPU_GP0 */ PAD_CFG_GPO(GPP_E3, 1, RSMRST),
133 /* SATA_DEVSLP1 */ PAD_CFG_NF(GPP_E5, NONE, DEEP, NF1),
134 /* SATA_DEVSLP2 */ PAD_CFG_NF(GPP_E6, NONE, DEEP, NF1),
135  PAD_CFG_NF(GPP_E8, NONE, DEEP, NF1),
136 /* USB2_OC_0 */ PAD_CFG_NF(GPP_E9, NONE, DEEP, NF1),
137 /* USB2_OC_1 */ PAD_CFG_NF(GPP_E10, NONE, DEEP, NF1),
138 /* USB2_OC_2 */ PAD_CFG_NF(GPP_E11, NONE, DEEP, NF1),
139 /* DDI1_HPD */ PAD_CFG_NF(GPP_E13, NONE, DEEP, NF1),
140 /* DDI2_HPD */ PAD_CFG_NF(GPP_E14, NONE, DEEP, NF1),
141 /* EC_SMI */ PAD_CFG_GPI_SMI(GPP_E15, NONE, DEEP, EDGE_SINGLE, INVERT),
142 /* EC_SCI */ PAD_CFG_GPI_SCI(GPP_E16, NONE, PLTRST, EDGE_SINGLE, INVERT),
143 /* EDP_HPD */ PAD_CFG_NF(GPP_E17, NONE, DEEP, NF1),
144 /* DDPB_CTRLCLK */ PAD_CFG_NF(GPP_E18, NONE, DEEP, NF1),
145 /* DDPB_CTRLDATA */ PAD_CFG_NF(GPP_E19, DN_20K, DEEP, NF1),
146 /* DDPC_CTRLCLK */ PAD_CFG_NF(GPP_E20, NONE, DEEP, NF1),
147 /* DDPC_CTRLDATA */ PAD_CFG_NF(GPP_E21, NONE, DEEP, NF1),
148 /* PCH_CODEC_IRQ */ PAD_CFG_GPI_APIC_HIGH(GPP_E22, NONE, DEEP),
149 /* TCH_PNL_RST */ PAD_CFG_TERM_GPO(GPP_E23, 1, DN_20K, DEEP),
150 /* I2S2_SCLK */ PAD_CFG_NF(GPP_F0, NONE, DEEP, NF1),
151 /* I2S2_SFRM */ PAD_CFG_NF(GPP_F1, NONE, DEEP, NF1),
152 /* I2S2_TXD */ PAD_CFG_NF(GPP_F2, NONE, DEEP, NF1),
153 /* I2S2_RXD */ PAD_CFG_NF(GPP_F3, NONE, DEEP, NF1),
154 /* I2C2_SDA */ PAD_CFG_NF(GPP_F4, NONE, DEEP, NF1),
155 /* I2C2_SCL */ PAD_CFG_NF(GPP_F5, NONE, DEEP, NF1),
156 /* I2C3_SDA */ PAD_CFG_NF(GPP_F6, NONE, DEEP, NF1),
157 /* I2C3_SCL */ PAD_CFG_NF(GPP_F7, NONE, DEEP, NF1),
158 /* I2C4_SDA */ PAD_CFG_NF(GPP_F8, NONE, DEEP, NF1),
159 /* I2C4_SDA */ PAD_CFG_NF(GPP_F9, NONE, DEEP, NF1),
160 /* AUDIO_IRQ */ PAD_CFG_NF(GPP_F10, NONE, DEEP, NF2),
161 /* I2C5_SCL */ PAD_CFG_NF(GPP_F11, NONE, DEEP, NF2),
162 /* EMMC_CMD */ PAD_CFG_NF(GPP_F12, NONE, DEEP, NF1),
163 /* EMMC_DATA0 */ PAD_CFG_NF(GPP_F13, NONE, DEEP, NF1),
164 /* EMMC_DATA1 */ PAD_CFG_NF(GPP_F14, NONE, DEEP, NF1),
165 /* EMMC_DATA2 */ PAD_CFG_NF(GPP_F15, NONE, DEEP, NF1),
166 /* EMMC_DATA3 */ PAD_CFG_NF(GPP_F16, NONE, DEEP, NF1),
167 /* EMMC_DATA4 */ PAD_CFG_NF(GPP_F17, NONE, DEEP, NF1),
168 /* EMMC_DATA5 */ PAD_CFG_NF(GPP_F18, NONE, DEEP, NF1),
169 /* EMMC_DATA6 */ PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1),
170 /* EMMC_DATA7 */ PAD_CFG_NF(GPP_F20, NONE, DEEP, NF1),
171 /* EMMC_RCLK */ PAD_CFG_NF(GPP_F21, NONE, DEEP, NF1),
172 /* EMMC_CLK */ PAD_CFG_NF(GPP_F22, NONE, DEEP, NF1),
173 /* WWAN_UIM_SIM_DET */ PAD_CFG_GPI_APIC_HIGH(GPP_F23, NONE, DEEP),
174 /* SD_CMD */ PAD_CFG_NF(GPP_G0, NONE, DEEP, NF1),
175 /* SD_DATA0 */ PAD_CFG_NF(GPP_G1, NONE, DEEP, NF1),
176 /* SD_DATA1 */ PAD_CFG_NF(GPP_G2, NONE, DEEP, NF1),
177 /* SD_DATA2 */ PAD_CFG_NF(GPP_G3, NONE, DEEP, NF1),
178 /* SD_DATA3 */ PAD_CFG_NF(GPP_G4, NONE, DEEP, NF1),
179 /* SD_CD# */ PAD_CFG_NF(GPP_G5, NONE, DEEP, NF1),
180 /* SD_CLK */ PAD_CFG_NF(GPP_G6, NONE, DEEP, NF1),
181 /* SD_WP */ PAD_CFG_NF(GPP_G7, NONE, DEEP, NF1),
182 /* PCH_BATLOW */ PAD_CFG_NF(GPD0, NONE, DEEP, NF1),
183 /* EC_PCH_ACPRESENT */ PAD_CFG_NF(GPD1, NONE, DEEP, NF1),
184 /* EC_PCH_WAKE */ PAD_CFG_NF(GPD2, NONE, DEEP, NF1),
185 /* EC_PCH_PWRBTN */ PAD_CFG_NF(GPD3, UP_20K, DEEP, NF1),
186 /* PM_SLP_S3# */ PAD_CFG_NF(GPD4, NONE, DEEP, NF1),
187 /* PM_SLP_S4# */ PAD_CFG_NF(GPD5, NONE, DEEP, NF1),
188 /* PM_SLP_SA# */ PAD_CFG_NF(GPD6, NONE, DEEP, NF1),
189  PAD_CFG_NF(GPD7, NONE, DEEP, NF1),
190 /* PM_SUSCLK */ PAD_CFG_NF(GPD8, NONE, DEEP, NF1),
191 /* PCH_SLP_WLAN# */ PAD_CFG_NF(GPD9, NONE, DEEP, NF1),
192 /* PM_SLP_S5# */ PAD_CFG_NF(GPD10, NONE, DEEP, NF1),
193 /* LANPHYC */ PAD_CFG_NF(GPD11, NONE, DEEP, NF1),
194 };
195 
196 /* Early pad configuration in bootblock */
197 static const struct pad_config early_gpio_table[] = {
198 /* UART0_RXD */ PAD_CFG_NF(GPP_C8, NONE, DEEP, NF1),
199 /* UART0_TXD */ PAD_CFG_NF(GPP_C9, NONE, DEEP, NF1),
200 /* GD_UART2_RXD */ PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1),
201 /* GD_UART2_TXD */ PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1),
202 };
203 
204 #endif
205 
206 #endif
#define GPD11
#define GPP_C15
#define GPD3
#define GPP_D1
#define GPD9
#define GPP_C2
#define GPP_D10
#define GPP_D8
#define GPP_D17
#define GPP_E3
#define GPP_A18
#define GPP_F21
#define GPP_C12
#define GPP_F12
#define GPP_F16
#define GPP_E0
#define GPP_F6
#define GPP_D14
#define GPP_B1
Definition: gpio_soc_defs.h:54
#define GPP_F20
#define GPP_F23
#define GPP_C5
#define GPP_B12
Definition: gpio_soc_defs.h:65
#define GPP_D12
#define GPP_B16
Definition: gpio_soc_defs.h:69
#define GPP_B2
Definition: gpio_soc_defs.h:55
#define GPP_D7
#define GPP_B13
Definition: gpio_soc_defs.h:66
#define GPP_E6
#define GPP_F0
#define GPP_D6
#define GPP_A19
#define GPP_D2
#define GPP_C9
#define GPP_C22
#define GPD0
#define GPP_D9
#define GPP_F5
#define GPP_E13
#define GPP_C23
#define GPP_C8
#define GPP_D11
#define GPP_C11
#define GPP_D5
#define GPP_B22
Definition: gpio_soc_defs.h:75
#define GPP_A23
#define GPP_C18
#define GPP_F9
#define GPP_C13
#define GPP_E14
#define GPP_E23
#define GPP_E9
#define GPP_C17
#define GPP_E8
#define GPP_A7
#define GPP_E5
#define GPD7
#define GPP_C20
#define GPP_B20
Definition: gpio_soc_defs.h:73
#define GPP_A20
#define GPP_A16
#define GPP_F1
#define GPP_F17
#define GPP_A12
#define GPP_F15
#define GPP_D4
#define GPP_C10
#define GPP_C6
#define GPD2
#define GPP_F10
#define GPP_C16
#define GPP_F7
#define GPD1
#define GPP_F13
#define GPP_C4
#define GPP_D18
#define GPP_B19
Definition: gpio_soc_defs.h:72
#define GPP_E17
#define GPP_E2
#define GPP_E19
#define GPP_C21
#define GPD10
#define GPP_E18
#define GPP_F14
#define GPP_F4
#define GPP_A10
#define GPP_A8
#define GPP_D0
#define GPP_B14
Definition: gpio_soc_defs.h:67
#define GPP_B11
Definition: gpio_soc_defs.h:64
#define GPP_D13
#define GPP_B18
Definition: gpio_soc_defs.h:71
#define GPP_B5
Definition: gpio_soc_defs.h:58
#define GPP_B0
Definition: gpio_soc_defs.h:53
#define GPP_A11
#define GPP_C14
#define GPP_E20
#define GPP_A15
#define GPP_E10
#define GPP_F8
#define GPP_C19
#define GPD8
#define GPP_A13
#define GPP_A21
#define GPP_B23
Definition: gpio_soc_defs.h:76
#define GPP_E15
#define GPP_E16
#define GPP_D19
#define GPP_C1
#define GPP_F2
#define GPP_E11
#define GPD6
#define GPP_F18
#define GPP_B3
Definition: gpio_soc_defs.h:56
#define GPP_A22
#define GPP_F22
#define GPP_D15
#define GPP_F11
#define GPP_B21
Definition: gpio_soc_defs.h:74
#define GPD4
#define GPP_B4
Definition: gpio_soc_defs.h:57
#define GPP_D16
#define GPP_F3
#define GPP_E22
#define GPP_E21
#define GPP_C3
#define GPP_A17
#define GPP_B17
Definition: gpio_soc_defs.h:70
#define GPP_C0
#define GPD5
#define GPP_E1
#define GPP_F19
#define GPP_C7
#define GPP_D3
#define GPP_D23
#define GPP_G1
Definition: gpio_soc_defs.h:89
#define GPP_G7
Definition: gpio_soc_defs.h:95
#define GPP_D22
#define GPP_G4
Definition: gpio_soc_defs.h:92
#define GPP_G2
Definition: gpio_soc_defs.h:90
#define GPP_D21
#define GPP_G6
Definition: gpio_soc_defs.h:94
#define GPP_G0
Definition: gpio_soc_defs.h:88
#define GPP_D20
#define GPP_G3
Definition: gpio_soc_defs.h:91
#define GPP_G5
Definition: gpio_soc_defs.h:93
static const struct pad_config gpio_table[]
Definition: gpio.h:47
static const struct pad_config early_gpio_table[]
Definition: gpio.h:197
#define PAD_CFG_GPI_SMI(pad, pull, rst, trig, inv)
Definition: gpio_defs.h:412
#define PAD_CFG_TERM_GPO(pad, val, pull, rst)
Definition: gpio_defs.h:262
#define PAD_CFG_NF(pad, pull, rst, func)
Definition: gpio_defs.h:197
#define PAD_CFG_GPI_APIC_HIGH(pad, pull, rst)
Definition: gpio_defs.h:405
#define PAD_CFG_GPO(pad, val, rst)
Definition: gpio_defs.h:247
#define PAD_CFG_GPI_SCI(pad, pull, rst, trig, inv)
Definition: gpio_defs.h:432
#define PAD_CFG_GPI_GPIO_DRIVER(pad, pull, rst)
Definition: gpio_defs.h:323