coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
gpio.c
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-or-later */
2 
3 #include <baseboard/gpio.h>
4 #include <baseboard/variants.h>
5 #include <types.h>
6 #include <soc/gpio.h>
7 #include <vendorcode/google/chromeos/chromeos.h>
8 
9 /* Pad configuration in ramstage */
10 static const struct pad_config gpio_table[] = {
11  /* A0 thru A4, A9 and A10 come configured out of reset, do not touch */
12  /* A0 : ESPI_IO0 ==> ESPI_SOC_D0_EC */
13  /* A1 : ESPI_IO1 ==> ESPI_SOC_D1_EC */
14  /* A2 : ESPI_IO2 ==> ESPI_SOC_D2_EC */
15  /* A3 : ESPI_IO3 ==> ESPI_SOC_D3_EC */
16  /* A4 : ESPI_CS0# ==> ESPI_SOC_CS_EC_L */
17  /* A5 : ESPI_ALERT0# ==> NC */
18  PAD_NC(GPP_A5, NONE),
19  /* A6 : ESPI_ALERT1# ==> NC */
20  PAD_NC(GPP_A6, NONE),
21  /* A7 : NC */
22  PAD_NC(GPP_A7, NONE),
23  /* A8 : GPP_A8 ==> WWAN_RF_DISABLE_ODL */
24  PAD_CFG_GPO(GPP_A8, 1, DEEP),
25  /* A9 : ESPI_CLK ==> ESPI_SOC_CLK */
26  /* A10 : ESPI_RESET# ==> ESPI_SOC_RST_EC_L */
27  /* A11 : GPP_A11 ==> EN_SPK_PA */
28  PAD_CFG_GPO(GPP_A11, 1, DEEP),
29  /* A12 : NC */
31  /* A13 : GPP_A13 ==> GSC_SOC_INT_ODL */
32  PAD_CFG_GPI_APIC_LOCK(GPP_A13, NONE, LEVEL, INVERT, LOCK_CONFIG),
33  /* A14 : USB_OC1# ==> NC */
35  /* A15 : USB_OC2# ==> NC */
37  /* A16 : USB_OC3# ==> NC */
38  PAD_NC_LOCK(GPP_A16, NONE, LOCK_CONFIG),
39  /* A17 : NC */
41  /* A18 : NC */
43  /* A19 : NC */
45  /* A20 : DDSP_HPD2 ==> EC_SOC_HDMI_HPD */
46  PAD_CFG_NF(GPP_A20, NONE, DEEP, NF1),
47  /* A21 : GPP_A21 ==> USB_C1_AUX_DC_P */
48  PAD_CFG_NF(GPP_A21, NONE, DEEP, NF6),
49  /* A22 : GPP_A22 ==> USB_C1_AUX_DC_N */
50  PAD_CFG_NF(GPP_A22, NONE, DEEP, NF6),
51  /* A23 : GPP_A23 ==> HP_INT_ODL */
52  PAD_CFG_GPI_INT(GPP_A23, NONE, PLTRST, EDGE_BOTH),
53 
54  /* B0 : CORE_VID0 ==> VCCIN_AUX_VID0 */
55  PAD_CFG_NF(GPP_B0, NONE, DEEP, NF1),
56  /* B1 : CORE_VID1 ==> VCCIN_AUX_VID1 */
57  PAD_CFG_NF(GPP_B1, NONE, DEEP, NF1),
58  /* B2 : NC */
59  PAD_NC(GPP_B2, NONE),
60  /* B3 : NC */
61  PAD_NC_LOCK(GPP_B3, NONE, LOCK_CONFIG),
62  /* B4 : NC */
63  PAD_NC_LOCK(GPP_B4, NONE, LOCK_CONFIG),
64  /* B5 : I2C2_SDA ==> SOC_I2C_SUB_SDA */
65  PAD_CFG_NF_LOCK(GPP_B5, NONE, NF2, LOCK_CONFIG),
66  /* B6 : I2C2_SCL ==> SOC_I2C_SUB_SCL */
67  PAD_CFG_NF_LOCK(GPP_B6, NONE, NF2, LOCK_CONFIG),
68  /* B7 : I2C3_SDA ==> SOC_I2C_AUDIO_SDA */
69  PAD_CFG_NF_LOCK(GPP_B7, NONE, NF2, LOCK_CONFIG),
70  /* B8 : I2C3_SCL ==> SOC_I2C_AUDIO_SCL */
71  PAD_CFG_NF_LOCK(GPP_B8, NONE, NF2, LOCK_CONFIG),
72  /* B9 : Not available */
73  PAD_NC(GPP_B9, NONE),
74  /* B10 : Not available */
76  /* B11 : PMCALERT# ==> EN_PP3300_WLAN_X */
77  PAD_CFG_GPO(GPP_B11, 1, DEEP),
78  /* B12 : SLP_S0# ==> SLP_S0_L */
79  PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1),
80  /* B13 : PLTRST# ==> PLT_RST_L */
81  PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1),
82  /* B14 : SPKR ==> GPP_B14_STRAP */
83  PAD_NC_LOCK(GPP_B14, NONE, LOCK_CONFIG),
84  /* B15 : NC */
85  PAD_NC_LOCK(GPP_B15, NONE, LOCK_CONFIG),
86  /* B16 : I2C5_SDA ==> SOC_I2C_TCHPAD_SDA */
87  PAD_CFG_NF_LOCK(GPP_B16, NONE, NF2, LOCK_CONFIG),
88  /* B17 : I2C5_SCL ==> SOC_I2C_TCHPAD_SCL */
89  PAD_CFG_NF_LOCK(GPP_B17, NONE, NF2, LOCK_CONFIG),
90  /* B18 : GPP_B18 ==> GPP_B18_STRAP */
92  /* B19 : Not available */
94  /* B20 : Not available */
96  /* B21 : Not available */
98  /* B22 : Not available */
100  /* B23 : SML1ALERT# ==> PCHHOT_ODL_STRAP */
101  PAD_NC(GPP_B23, NONE),
102 
103  /* C0 : SMBCLK ==> EN_PP3300_TCHSCR_X */
104  PAD_CFG_GPO(GPP_C0, 1, DEEP),
105  /* C1 : SMBDATA ==> TCHSCR_RST_L */
106  PAD_CFG_GPO(GPP_C1, 0, DEEP),
107  /* C2 : SMBALERT# ==> GPP_C2_STRAP */
108  PAD_NC(GPP_C2, NONE),
109  /* C3 : SML0CLK ==> EN_PP3300_UCAM_X */
110  PAD_CFG_GPO(GPP_C3, 1, DEEP),
111  /* C4 : NC */
112  PAD_NC(GPP_C4, NONE),
113  /* C5 : SML0ALERT# ==> GPP_C5_STRAP */
114  PAD_NC(GPP_C5, NONE),
115  /* C6 : SML1CLK ==> TCHSCR_REPORT_EN */
116  PAD_CFG_GPO(GPP_C6, 0, DEEP),
117  /* C7 : SML1DATA ==> TCHSCR_INT_ODL */
118  PAD_CFG_GPI_APIC(GPP_C7, NONE, PLTRST, LEVEL, INVERT),
119 
120  /* D0 : NC */
121  PAD_NC_LOCK(GPP_D0, NONE, LOCK_CONFIG),
122  /* D1 : NC */
123  PAD_NC_LOCK(GPP_D1, NONE, LOCK_CONFIG),
124  /* D2 : NC */
125  PAD_NC_LOCK(GPP_D2, NONE, LOCK_CONFIG),
126  /* D3 : ISH_GP3 ==> WCAM_RST_L */
127  PAD_CFG_GPO_LOCK(GPP_D3, 0, LOCK_CONFIG),
128  /* D4 : IMGCLKOUT0 ==> BT_DISABLE_L */
129  PAD_CFG_GPO(GPP_D4, 1, DEEP),
130  /* D5 : NC */
131  PAD_NC(GPP_D5, NONE),
132  /* D6 : SRCCLKREQ1# ==> WWAN_EN */
133  PAD_CFG_GPO(GPP_D6, 1, DEEP),
134  /* D7 : SRCCLKREQ2# ==> WLAN_CLKREQ_ODL */
135  PAD_CFG_NF(GPP_D7, NONE, DEEP, NF1),
136  /* D8 : SRCCLKREQ3# ==> SD_CLKREQ_ODL */
137  PAD_CFG_NF(GPP_D8, NONE, DEEP, NF1),
138  /* D9 : NC */
139  PAD_NC_LOCK(GPP_D9, NONE, LOCK_CONFIG),
140  /* D10 : ISH_SPI_CLK ==> GPP_D10_STRAP */
141  PAD_NC_LOCK(GPP_D10, NONE, LOCK_CONFIG),
142  /* D11 : NC */
143  PAD_NC_LOCK(GPP_D11, NONE, LOCK_CONFIG),
144  /* D12 : ISH_SPI_MOSI ==> GPP_D12_STRAP */
145  PAD_NC_LOCK(GPP_D12, NONE, LOCK_CONFIG),
146  /* D13 : NC */
147  PAD_NC_LOCK(GPP_D13, NONE, LOCK_CONFIG),
148  /* D14 : NC */
149  PAD_NC_LOCK(GPP_D14, NONE, LOCK_CONFIG),
150  /* D15 : ISH_UART0_RTS# ==> EN_PP2800_WCAM_X */
151  PAD_CFG_GPO_LOCK(GPP_D15, 0, LOCK_CONFIG),
152  /* D16 : ISH_UART0_CTS# ==> EN_PP1800_PP1200_WCAM_X */
153  PAD_CFG_GPO_LOCK(GPP_D16, 0, LOCK_CONFIG),
154  /* D17 : NC */
155  PAD_NC_LOCK(GPP_D17, NONE, LOCK_CONFIG),
156  /* D18 : NC */
157  PAD_NC_LOCK(GPP_D18, NONE, LOCK_CONFIG),
158  /* D19 : I2S_MCLK1_OUT ==> I2S_MCLK_R */
159  PAD_CFG_NF(GPP_D19, NONE, DEEP, NF1),
160 
161  /* E0 : NC */
162  PAD_NC(GPP_E0, NONE),
163  /* E1 : THC0_SPI1_IO2 ==> MEM_STRAP_0 */
164  PAD_CFG_GPI_LOCK(GPP_E1, NONE, LOCK_CONFIG),
165  /* E2 : THC0_SPI1_IO3 ==> MEM_STRAP_1 */
166  PAD_CFG_GPI_LOCK(GPP_E2, NONE, LOCK_CONFIG),
167  /* E3 : PROC_GP0 ==> MEM_STRAP_2 */
168  PAD_CFG_GPI(GPP_E3, NONE, DEEP),
169  /* E4 : NC */
170  PAD_NC(GPP_E4, NONE),
171  /* E5 : NC */
172  PAD_NC(GPP_E5, NONE),
173  /* E6 : THC0_SPI1_RST# ==> GPP_E6_STRAP */
174  PAD_NC_LOCK(GPP_E6, NONE, LOCK_CONFIG),
175  /* E7 : NC */
176  PAD_NC(GPP_E7, NONE),
177  /* E8 : GPP_E8 ==> WLAN_DISABLE_L */
178  PAD_CFG_GPO(GPP_E8, 1, DEEP),
179  /* E9 : NC */
180  PAD_NC_LOCK(GPP_E9, NONE, LOCK_CONFIG),
181  /* E10 : NC */
182  PAD_NC_LOCK(GPP_E10, NONE, LOCK_CONFIG),
183  /* E11 : NC */
184  PAD_NC_LOCK(GPP_E11, NONE, LOCK_CONFIG),
185  /* E12 : THC0_SPI1_IO1 ==> SOC_WP_OD */
187  /* E13 : NC */
188  PAD_NC_LOCK(GPP_E13, NONE, LOCK_CONFIG),
189  /* E14 : DDSP_HPDA ==> EDP_HPD */
190  PAD_CFG_NF(GPP_E14, NONE, DEEP, NF1),
191  /* E15 : NC */
192  PAD_NC(GPP_E15, NONE),
193  /* E16 : NC */
194  PAD_NC(GPP_E16, NONE),
195  /* E17 : NC */
196  PAD_NC_LOCK(GPP_E17, NONE, LOCK_CONFIG),
197  /* E18 : NC */
198  PAD_NC(GPP_E18, NONE),
199  /* E19 : DDP1_CTRLDATA ==> GPP_E19_STRAP */
200  PAD_NC(GPP_E19, NONE),
201  /* E20 : DDP2_CTRLCLK ==> HDMI_DDC_SCL */
202  PAD_CFG_NF(GPP_E20, NONE, DEEP, NF1),
203  /* E21 : DDP2_CTRLDATA ==> HDMI_DDC_SDA_STRAP */
204  PAD_CFG_NF(GPP_E21, NONE, DEEP, NF1),
205  /* E22 : DDPA_CTRLCLK ==> USB_C0_AUX_DC_P */
206  PAD_CFG_NF(GPP_E22, NONE, DEEP, NF6),
207  /* E23 : DDPA_CTRLDATA ==> USB_C0_AUX_DC_N */
208  PAD_CFG_NF(GPP_E23, NONE, DEEP, NF6),
209 
210  /* F0 : CNV_BRI_DT ==> CNV_BRI_DT_STRAP */
211  PAD_CFG_NF(GPP_F0, NONE, DEEP, NF1),
212  /* F1 : CNV_BRI_RSP ==> CNV_BRI_RSP */
213  PAD_CFG_NF(GPP_F1, UP_20K, DEEP, NF1),
214  /* F2 : CNV_RGI_DT ==> CNV_RGI_DT_STRAP */
215  PAD_CFG_NF(GPP_F2, NONE, DEEP, NF1),
216  /* F3 : CNV_RGI_RSP ==> CNV_RGI_RSP */
217  PAD_CFG_NF(GPP_F3, UP_20K, DEEP, NF1),
218  /* F4 : CNV_RF_RESET# ==> CNV_RF_RST_L */
219  PAD_CFG_NF(GPP_F4, NONE, DEEP, NF1),
220  /* F5 : CRF_XTAL_CLKREQ ==> CNV_CLKREQ0 */
221  PAD_CFG_NF(GPP_F5, NONE, DEEP, NF3),
222  /* F6 : CNV_PA_BLANKING ==> WLAN_WWAN_COEX_3 */
223  PAD_CFG_NF(GPP_F6, NONE, DEEP, NF1),
224  /* F7 : GPP_F7 ==> GPP_F7_STRAP */
225  PAD_NC(GPP_F7, NONE),
226  /* F8 : Not available */
227  PAD_NC(GPP_F8, NONE),
228  /* F9 : Not available */
229  PAD_NC(GPP_F9, NONE),
230  /* F10 : GPP_F10 ==> GPP_F10_STRAP */
231  PAD_NC(GPP_F10, NONE),
232  /* F11 : NC */
233  PAD_NC_LOCK(GPP_F11, NONE, LOCK_CONFIG),
234  /* F12 : GSXDOUT ==> WWAN_RST_L */
235  PAD_CFG_GPO_LOCK(GPP_F12, 1, LOCK_CONFIG),
236  /* F13 : GSXSLOAD ==> SOC_PEN_DETECT_R_ODL */
238  /* F14 : GSXDIN ==> TCHPAD_INT_ODL */
239  PAD_CFG_GPI_IRQ_WAKE_LOCK(GPP_F14, NONE, LEVEL, INVERT, LOCK_CONFIG),
240  /* F15 : GSXSRESET# ==> SOC_PEN_DETECT_ODL */
241  PAD_CFG_GPI_SCI_HIGH_LOCK(GPP_F15, NONE, EDGE_SINGLE, LOCK_CONFIG),
242  /* F16 : NC */
243  PAD_NC_LOCK(GPP_F16, NONE, LOCK_CONFIG),
244  /* F17 : THC1_SPI2_RST# ==> EC_SOC_WAKE_ODL */
245  PAD_CFG_GPI_SCI_LOCK(GPP_F17, NONE, LEVEL, INVERT, LOCK_CONFIG),
246  /* F18 : THC1_SPI2_INT# ==> EC_IN_RW_OD */
247  PAD_CFG_GPI_LOCK(GPP_F18, NONE, LOCK_CONFIG),
248  /* F19 : Not available */
249  PAD_NC(GPP_F19, NONE),
250  /* F20 : Not available */
251  PAD_NC(GPP_F20, NONE),
252  /* F21 : Not available */
253  PAD_NC(GPP_F21, NONE),
254  /* F22 : NC */
255  PAD_NC(GPP_F22, NONE),
256  /* F23 : V1P05_CTRL ==> V1P05EXT_CTRL */
257  PAD_CFG_NF(GPP_F23, NONE, DEEP, NF1),
258 
259  /* H0 : GPP_H0_STRAP */
260  PAD_NC(GPP_H0, NONE),
261  /* H1 : GPP_H1_STRAP */
262  PAD_NC(GPP_H1, NONE),
263  /* H2 : GPP_H2_STRAP */
264  PAD_NC(GPP_H2, NONE),
265  /* H3 : SX_EXIT_HOLDOFF# ==> WLAN_PCIE_WAKE_ODL */
266  PAD_CFG_GPI_SCI_LOW_LOCK(GPP_H3, NONE, EDGE_SINGLE, LOCK_CONFIG),
267  /* H4 : I2C0_SDA ==> SOC_I2C_GSC_SDA */
268  PAD_CFG_NF_LOCK(GPP_H4, NONE, NF1, LOCK_CONFIG),
269  /* H5 : I2C0_SCL ==> SOC_I2C_GSC_SCL */
270  PAD_CFG_NF_LOCK(GPP_H5, NONE, NF1, LOCK_CONFIG),
271  /* H6 : I2C1_SDA ==> SOC_I2C_TCHSCR_SDA */
272  PAD_CFG_NF(GPP_H6, NONE, DEEP, NF1),
273  /* H7 : I2C1_SCL ==> SOC_I2C_TCHSCR_SCL */
274  PAD_CFG_NF(GPP_H7, NONE, DEEP, NF1),
275  /* H8 : CNV_MFUART2_RXD ==> WLAN_WWAN_COEX_1 */
276  PAD_CFG_NF(GPP_H8, NONE, DEEP, NF2),
277  /* H9 : CNV_MFUART2_TXD ==> WLAN_WWAN_COEX_2 */
278  PAD_CFG_NF(GPP_H9, NONE, DEEP, NF2),
279  /* H10 : UART0_RXD ==> UART_SOC_RX_DBG_TX */
280  PAD_CFG_NF(GPP_H10, NONE, DEEP, NF2),
281  /* H11 : UART0_TXD ==> UART_SOC_TX_DBG_RX */
282  PAD_CFG_NF(GPP_H11, NONE, DEEP, NF2),
283  /* H12 : UART0_RTS# ==> SD_PERST_L */
284  PAD_CFG_GPO_LOCK(GPP_H12, 1, LOCK_CONFIG),
285  /* H13 : UART0_CTS# ==> EN_PP3300_SD_X */
286  PAD_CFG_GPO_LOCK(GPP_H13, 1, LOCK_CONFIG),
287  /* H14 : Not available */
288  PAD_NC(GPP_H14, NONE),
289  /* H15 : NC */
290  PAD_NC(GPP_H15, NONE),
291  /* H16 : Not available */
292  PAD_NC(GPP_H16, NONE),
293  /* H17 : NC */
294  PAD_NC(GPP_H17, NONE),
295  /* H18 : PROC_C10_GATE# ==> CPU_C10_GATE_L */
296  PAD_CFG_NF(GPP_H18, NONE, DEEP, NF1),
297  /* H19 : SRCCLKREQ4# ==> SOC_I2C_SUB_INT_ODL */
298  PAD_CFG_GPI_APIC(GPP_H19, NONE, PLTRST, LEVEL, NONE),
299  /* H20 : IMGCLKOUT1 ==> WLAN_PERST_L */
300  PAD_CFG_GPO(GPP_H20, 1, DEEP),
301  /* H21 : NC */
302  PAD_NC(GPP_H21, NONE),
303  /* H22 : IMGCLKOUT3 ==> WCAM_MCLK_R */
304  PAD_CFG_NF(GPP_H22, NONE, DEEP, NF1),
305  /* H23 : GPP_H23 ==> WWAN_SAR_DETECT_ODL */
306  PAD_CFG_GPO(GPP_H23, 1, DEEP),
307 
308  /* R0 : I2S0_SCLK ==> I2S_HP_BCLK_R */
309  PAD_CFG_NF(GPP_R0, NONE, DEEP, NF2),
310  /* R1 : I2S0_SFRM ==> I2S_HP_LRCK_R */
311  PAD_CFG_NF(GPP_R1, NONE, DEEP, NF2),
312  /* R2 : I2S0_TXD ==> I2S_HP_AUDIO_STRAP */
313  PAD_CFG_NF(GPP_R2, NONE, DEEP, NF2),
314  /* R3 : I2S0_RXD ==> I2S_HP_MIC */
315  PAD_CFG_NF(GPP_R3, NONE, DEEP, NF2),
316  /* R4 : DMIC_CLK_A_0A ==> DMIC_UCAM_CLK_R */
317  PAD_CFG_NF(GPP_R4, NONE, DEEP, NF3),
318  /* R5 : DMIC_DATA_0A ==> DMIC_UCAM_DATA */
319  PAD_CFG_NF(GPP_R5, NONE, DEEP, NF3),
320  /* R6 : DMIC_CLK_A_1A ==> DMIC_WCAM_CLK_R */
321  PAD_CFG_NF(GPP_R6, NONE, DEEP, NF3),
322  /* R7 : DMIC_DATA_1A ==> DMIC_WCAM_DATA */
323  PAD_CFG_NF(GPP_R7, NONE, DEEP, NF3),
324 
325  /* S0 : I2S1_SCLK ==> I2S_SPK_BCLK_R */
326  PAD_CFG_NF(GPP_S0, NONE, DEEP, NF4),
327  /* S1 : I2S1_SFRM ==> I2S_SPK_LRCK_R */
328  PAD_CFG_NF(GPP_S1, NONE, DEEP, NF4),
329  /* S2 : I2S1_TXD ==> I2S_SPK_AUDIO_R */
330  PAD_CFG_NF(GPP_S2, NONE, DEEP, NF4),
331  /* S3 : I2S1_RXD ==> NC */
332  PAD_NC(GPP_S3, NONE),
333  /* S4 : NC */
334  PAD_NC(GPP_S4, NONE),
335  /* S5 : NC */
336  PAD_NC(GPP_S5, NONE),
337  /* S6 : NC */
338  PAD_NC(GPP_S6, NONE),
339  /* S7 : NC */
340  PAD_NC(GPP_S7, NONE),
341 
342  /* I5 : NC */
343  PAD_NC(GPP_I5, NONE),
344  /* I7 : EMMC_CMD ==> EMMC_CMD */
345  PAD_CFG_NF(GPP_I7, NONE, DEEP, NF1),
346  /* I8 : EMMC_DATA0 ==> EMMC_D0 */
347  PAD_CFG_NF(GPP_I8, NONE, DEEP, NF1),
348  /* I9 : EMMC_DATA1 ==> EMMC_D1 */
349  PAD_CFG_NF(GPP_I9, NONE, DEEP, NF1),
350  /* I10 : EMMC_DATA2 ==> EMMC_D2 */
351  PAD_CFG_NF(GPP_I10, NONE, DEEP, NF1),
352  /* I11 : EMMC_DATA3 ==> EMMC_D3 */
353  PAD_CFG_NF(GPP_I11, NONE, DEEP, NF1),
354  /* I12 : EMMC_DATA4 ==> EMMC_D4 */
355  PAD_CFG_NF(GPP_I12, NONE, DEEP, NF1),
356  /* I13 : EMMC_DATA5 ==> EMMC_D5 */
357  PAD_CFG_NF(GPP_I13, NONE, DEEP, NF1),
358  /* I14 : EMMC_DATA6 ==> EMMC_D6 */
359  PAD_CFG_NF(GPP_I14, NONE, DEEP, NF1),
360  /* I15 : EMMC_DATA7 ==> EMMC_D7 */
361  PAD_CFG_NF(GPP_I15, NONE, DEEP, NF1),
362  /* I16 : EMMC_RCLK ==> EMMC_RCLK */
363  PAD_CFG_NF(GPP_I16, NONE, DEEP, NF1),
364  /* I17 : EMMC_CLK ==> EMMC_CLK */
365  PAD_CFG_NF(GPP_I17, NONE, DEEP, NF1),
366  /* I18 : EMMC_RESET# ==> EMMC_RST_L */
367  PAD_CFG_NF(GPP_I18, NONE, DEEP, NF1),
368 
369  /* GPD0 : BATLOW# ==> SOC_BATLOW_L */
370  PAD_CFG_NF(GPD0, NONE, DEEP, NF1),
371  /* GPD1 : ACPRESENT ==> SOC_ACPRESENT */
372  PAD_CFG_NF(GPD1, NONE, DEEP, NF1),
373  /* GPD2 : EC_SOC_INT_ODL */
374  PAD_CFG_GPI_APIC(GPD2, NONE, PLTRST, LEVEL, INVERT),
375  /* GPD3 : PWRBTN# ==> EC_SOC_PWR_BTN_ODL */
376  PAD_CFG_NF(GPD3, NONE, DEEP, NF1),
377  /* GPD4 : SLP_S3# ==> SLP_S3_L */
378  PAD_CFG_NF(GPD4, NONE, DEEP, NF1),
379  /* GPD5 : SLP_S4# ==> SLP_S4_L */
380  PAD_CFG_NF(GPD5, NONE, DEEP, NF1),
381  /* GPD6 : SLP_A# ==> NC */
382  PAD_NC(GPD6, NONE),
383  /* GPD7 : GPD7_STRAP */
384  PAD_NC(GPD7, NONE),
385  /* GPD8 : SUSCLK ==> PCH_SUSCLK */
386  PAD_CFG_NF(GPD8, NONE, DEEP, NF1),
387  /* GPD9 : NC */
388  PAD_NC(GPD9, NONE),
389  /* GPD10 : SLP_S5# ==> NC */
390  PAD_NC(GPD10, NONE),
391  /* GPD11 : NC */
392  PAD_NC(GPD11, NONE),
393 };
394 
395 /* Early pad configuration in bootblock */
396 static const struct pad_config early_gpio_table[] = {
397  /* A13 : GPP_A13 ==> GSC_SOC_INT_ODL */
398  PAD_CFG_GPI_APIC(GPP_A13, NONE, PLTRST, LEVEL, INVERT),
399  /* E12 : THC0_SPI1_IO1 ==> SOC_WP_OD */
401  /* F18 : THC1_SPI2_INT# ==> EC_IN_RW_OD */
402  PAD_CFG_GPI(GPP_F18, NONE, DEEP),
403  /* H4 : I2C0_SDA ==> SOC_I2C_GSC_SDA */
404  PAD_CFG_NF(GPP_H4, NONE, DEEP, NF1),
405  /* H5 : I2C0_SCL ==> SOC_I2C_GSC_SCL */
406  PAD_CFG_NF(GPP_H5, NONE, DEEP, NF1),
407  /* H10 : UART0_RXD ==> UART_SOC_RX_DBG_TX */
408  PAD_CFG_NF(GPP_H10, NONE, DEEP, NF2),
409  /* H11 : UART0_TXD ==> UART_SOC_TX_DBG_RX */
410  PAD_CFG_NF(GPP_H11, NONE, DEEP, NF2),
411 };
412 
413 const struct pad_config *__weak variant_gpio_table(size_t *num)
414 {
415  *num = ARRAY_SIZE(gpio_table);
416  return gpio_table;
417 }
418 
420 {
421  *num = 0;
422  return NULL;
423 }
424 
425 const struct pad_config *__weak variant_early_gpio_table(size_t *num)
426 {
428  return early_gpio_table;
429 }
430 
431 static const struct cros_gpio cros_gpios[] = {
432  CROS_GPIO_REC_AL(CROS_GPIO_VIRTUAL, CROS_GPIO_DEVICE_NAME),
433  CROS_GPIO_WP_AH(GPIO_PCH_WP, CROS_GPIO_DEVICE_NAME),
434 };
436 
438 {
439  *num = 0;
440  return NULL;
441 }
#define GPD11
#define GPP_H22
#define GPD3
#define GPP_H20
#define GPP_B6
Definition: gpio_soc_defs.h:59
#define GPP_H19
#define GPP_D1
#define GPD9
#define GPP_C2
#define GPP_D10
#define GPP_D8
#define GPP_D17
#define GPP_E3
#define GPP_A18
#define GPP_F21
#define GPP_F12
#define GPP_F16
#define GPP_S4
#define GPP_H15
#define GPP_H16
#define GPP_R4
#define GPP_E0
#define GPP_R7
#define GPP_F6
#define GPP_H18
#define GPP_D14
#define GPP_B1
Definition: gpio_soc_defs.h:54
#define GPP_F20
#define GPP_S0
#define GPP_F23
#define GPP_C5
#define GPP_H11
#define GPP_A14
#define GPP_B12
Definition: gpio_soc_defs.h:65
#define GPP_H17
#define GPP_D12
#define GPP_S5
#define GPP_B16
Definition: gpio_soc_defs.h:69
#define GPP_A5
#define GPP_B2
Definition: gpio_soc_defs.h:55
#define GPP_D7
#define GPP_R3
#define GPP_B13
Definition: gpio_soc_defs.h:66
#define GPP_E6
#define GPP_F0
#define GPP_D6
#define GPP_A19
#define GPP_D2
#define GPP_H12
#define GPP_H6
#define GPP_H2
#define GPP_R6
#define GPP_H9
#define GPD0
#define GPP_D9
#define GPP_R0
#define GPP_F5
#define GPP_B15
Definition: gpio_soc_defs.h:68
#define GPP_E13
#define GPP_H21
#define GPP_H13
#define GPP_S7
#define GPP_D11
#define GPP_H7
#define GPP_A6
#define GPP_H1
#define GPP_H14
#define GPP_D5
#define GPP_B22
Definition: gpio_soc_defs.h:75
#define GPP_A23
#define GPP_F9
#define GPP_S3
#define GPP_E14
#define GPP_E23
#define GPP_E9
#define GPP_E8
#define GPP_A7
#define GPP_E5
#define GPD7
#define GPP_B8
Definition: gpio_soc_defs.h:61
#define GPP_S1
#define GPP_B20
Definition: gpio_soc_defs.h:73
#define GPP_A20
#define GPP_A16
#define GPP_F1
#define GPP_F17
#define GPP_A12
#define GPP_F15
#define GPP_D4
#define GPP_C6
#define GPD2
#define GPP_F10
#define GPP_E7
#define GPP_F7
#define GPD1
#define GPP_F13
#define GPP_C4
#define GPP_D18
#define GPP_S6
#define GPP_B19
Definition: gpio_soc_defs.h:72
#define GPP_E17
#define GPP_E2
#define GPP_E19
#define GPP_H0
#define GPP_H5
#define GPP_R2
#define GPP_B9
Definition: gpio_soc_defs.h:62
#define GPD10
#define GPP_E18
#define GPP_F14
#define GPP_H3
#define GPP_F4
#define GPP_A8
#define GPP_D0
#define GPP_B14
Definition: gpio_soc_defs.h:67
#define GPP_B11
Definition: gpio_soc_defs.h:64
#define GPP_D13
#define GPP_B18
Definition: gpio_soc_defs.h:71
#define GPP_B5
Definition: gpio_soc_defs.h:58
#define GPP_B0
Definition: gpio_soc_defs.h:53
#define GPP_A11
#define GPP_R5
#define GPP_E20
#define GPP_A15
#define GPP_E10
#define GPP_F8
#define GPD8
#define GPP_A13
#define GPP_S2
#define GPP_A21
#define GPP_B23
Definition: gpio_soc_defs.h:76
#define GPP_E15
#define GPP_B10
Definition: gpio_soc_defs.h:63
#define GPP_E16
#define GPP_D19
#define GPP_C1
#define GPP_F2
#define GPP_E11
#define GPD6
#define GPP_F18
#define GPP_B3
Definition: gpio_soc_defs.h:56
#define GPP_A22
#define GPP_F22
#define GPP_D15
#define GPP_F11
#define GPP_B21
Definition: gpio_soc_defs.h:74
#define GPD4
#define GPP_B4
Definition: gpio_soc_defs.h:57
#define GPP_D16
#define GPP_F3
#define GPP_E22
#define GPP_H10
#define GPP_E21
#define GPP_C3
#define GPP_E12
#define GPP_A17
#define GPP_B17
Definition: gpio_soc_defs.h:70
#define GPP_E4
#define GPP_C0
#define GPD5
#define GPP_E1
#define GPP_H8
#define GPP_F19
#define GPP_H4
#define GPP_H23
#define GPP_B7
Definition: gpio_soc_defs.h:60
#define GPP_C7
#define GPP_D3
#define GPP_R1
#define ARRAY_SIZE(a)
Definition: helpers.h:12
#define GPP_I12
#define GPP_I5
#define GPP_I10
#define GPP_I8
#define GPP_I7
#define GPP_I11
#define GPP_I9
#define GPP_I13
#define GPP_I14
const struct pad_config * variant_gpio_override_table(size_t *num)
Definition: gpio.c:198
const struct pad_config * variant_romstage_gpio_table(size_t *num)
Definition: gpio.c:210
const struct pad_config * variant_early_gpio_table(size_t *num)
Definition: gpio.c:204
const struct pad_config *__weak variant_gpio_table(size_t *num)
Definition: gpio.c:406
#define GPIO_PCH_WP
Definition: gpio.h:14
static const struct pad_config gpio_table[]
Definition: gpio.c:10
DECLARE_CROS_GPIOS(cros_gpios)
static const struct pad_config early_gpio_table[]
Definition: gpio.c:396
static const struct cros_gpio cros_gpios[]
Definition: gpio.c:431
const struct smm_save_state_ops *legacy_ops __weak
Definition: save_state.c:8
#define PAD_NC(pin)
Definition: gpio_defs.h:263
#define CROS_GPIO_DEVICE_NAME
Definition: gpio.h:14
#define PAD_CFG_GPI_SCI_LOW_LOCK(pad, pull, trig, lock_action)
Definition: gpio_defs.h:455
#define PAD_CFG_GPI_SCI_LOCK(pad, pull, trig, inv, lock_action)
Definition: gpio_defs.h:439
#define PAD_CFG_NF_LOCK(pad, pull, func, lock_action)
Definition: gpio_defs.h:203
#define PAD_CFG_GPI(pad, pull, rst)
Definition: gpio_defs.h:284
#define PAD_NC_LOCK(pad, pull, lock_action)
Definition: gpio_defs.h:368
#define PAD_CFG_GPI_SCI_HIGH_LOCK(pad, pull, trig, lock_action)
Definition: gpio_defs.h:461
#define PAD_CFG_GPI_LOCK(pad, pull, lock_action)
Definition: gpio_defs.h:290
#define PAD_CFG_GPO_LOCK(pad, val, lock_action)
Definition: gpio_defs.h:254
#define PAD_CFG_NF(pad, pull, rst, func)
Definition: gpio_defs.h:197
#define PAD_CFG_GPI_APIC_LOCK(pad, pull, trig, inv, lock_action)
Definition: gpio_defs.h:383
#define PAD_CFG_GPI_INT(pad, pull, rst, trig)
Definition: gpio_defs.h:348
#define PAD_CFG_GPI_APIC(pad, pull, rst, trig, inv)
Definition: gpio_defs.h:376
#define PAD_CFG_GPO(pad, val, rst)
Definition: gpio_defs.h:247
#define PAD_CFG_GPI_GPIO_DRIVER_LOCK(pad, pull, lock_action)
Definition: gpio_defs.h:329
#define PAD_CFG_GPI_GPIO_DRIVER(pad, pull, rst)
Definition: gpio_defs.h:323
#define NULL
Definition: stddef.h:19