coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
gpio.c
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 
3 #include <baseboard/gpio.h>
4 #include <baseboard/variants.h>
5 #include <commonlib/helpers.h>
6 #include <device/device.h>
7 #include <soc/pci_devs.h>
8 
9 /* Pad configuration in ramstage */
10 /* Leave eSPI pins untouched from default settings */
11 static const struct pad_config gpio_table[] = {
12  /* A0 : RCIN# ==> NC(TP763) */
13  PAD_NC(GPP_A0, NONE),
14  /* A1 : ESPI_IO0 */
15  /* A2 : ESPI_IO1 */
16  /* A3 : ESPI_IO2 */
17  /* A4 : ESPI_IO3 */
18  /* A5 : ESPI_CS# */
19  /* A6 : SERIRQ ==> NC(TP764) */
20  PAD_NC(GPP_A6, NONE),
21  /* A7 : PIRQA# ==> NC(TP703) */
22  PAD_NC(GPP_A7, NONE),
23  /* A8 : CLKRUN# ==> NC(TP758)) */
24  PAD_NC(GPP_A8, NONE),
25  /* A9 : ESPI_CLK */
26  /* A10 : CLKOUT_LPC1 ==> NC */
28  /* A11 : PME# ==> NC(TP726) */
30  /* A12 : BM_BUSY# ==> NC */
32  /* A13 : SUSWARN# ==> SUSWARN_L */
33  PAD_CFG_NF(GPP_A13, NONE, DEEP, NF1),
34  /* A14 : ESPI_RESET# */
35  /* A15 : SUSACK# ==> SUSACK_L */
36  PAD_CFG_NF(GPP_A15, NONE, DEEP, NF1),
37  /* A16 : SD_1P8_SEL ==> NC */
39  /* A17 : SD_PWR_EN# ==> NC */
41  /* A18 : ISH_GP0 ==> ISH_GP0 */
43  /* A21 : ISH_GP3 */
45  /* A22 : ISH_GP4 */
47  /* A23 : ISH_GP5 ==> TRACKPAD_INT_L */
48  PAD_CFG_GPI_SCI(GPP_A23, NONE, DEEP, EDGE_SINGLE, INVERT),
49 
50  /* B0 : CORE_VID0 ==> NC(TP42) */
51  PAD_NC(GPP_B0, NONE),
52  /* B1 : CORE_VID1 ==> NC(TP43) */
53  PAD_NC(GPP_B1, NONE),
54  /* B2 : VRALERT# ==> NC */
55  PAD_NC(GPP_B2, NONE),
56  /* B3 : CPU_GP2 ==> NC */
57  PAD_NC(GPP_B3, NONE),
58  /* B4 : CPU_GP3 ==> NC */
59  PAD_NC(GPP_B4, NONE),
60  /* B5 : SRCCLKREQ0# ==> NC */
61  PAD_NC(GPP_B5, NONE),
62  /* B6 : SRCCLKREQ1# ==> WLAN_PCIE_CLKREQ_L */
63  PAD_CFG_NF(GPP_B6, NONE, DEEP, NF1),
64  /* B7 : SRCCLKREQ2# ==> NC */
65  PAD_NC(GPP_B7, NONE),
66  /* B8 : SRCCLKREQ3# ==> WLAN_PE_RST */
67  PAD_CFG_GPO(GPP_B8, 0, RSMRST),
68  /* B9 : SRCCLKREQ4# ==> NC */
69  PAD_NC(GPP_B9, NONE),
70  /* B10 : SRCCLKREQ5# ==> NC */
72  /* B11 : EXT_PWR_GATE# ==> NC */
74  /* B12 : SLP_S0# ==> SLP_S0_L_G */
75  PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1),
76  /* B13 : PLTRST# ==> PLT_RST_L */
77  PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1),
78  /* B14 : SPKR ==> NC */
80  /* B15 : GSPI0_CS# ==> H1_SLAVE_SPI_CS_L */
81  PAD_CFG_NF(GPP_B15, NONE, DEEP, NF1),
82  /* B16 : GSPI0_CLK ==> H1_SLAVE_SPI_CLK */
83  PAD_CFG_NF(GPP_B16, NONE, DEEP, NF1),
84  /* B17 : GSPI0_MISO ==> H1_SLAVE_SPI_MISO */
85  PAD_CFG_NF(GPP_B17, NONE, DEEP, NF1),
86  /* B18 : GSPI0_MOSI ==> H1_SLAVE_SPI_MOSI */
87  PAD_CFG_NF(GPP_B18, NONE, DEEP, NF1),
88  /* B19 : GSPI1_CS# ==> NC */
90  /* B20 : GSPI1_CLK ==> NC */
92  /* B21 : GSPI1_MISO ==> NC */
94  /* B22 : GSPI1_MOSI ==> NC */
96  /* B23 : SM1ALERT# ==> NC */
98 
99  /* C0 : SMBCLK ==> NC */
100  PAD_NC(GPP_C0, NONE),
101  /* C1 : SMBDATA ==> NC */
102  PAD_NC(GPP_C1, NONE),
103  /* C2 : SMBALERT# ==> NC */
104  PAD_NC(GPP_C2, NONE),
105  /* C3 : SML0CLK ==> NC */
106  PAD_NC(GPP_C3, NONE),
107  /* C4 : SML0DATA ==> NC */
108  PAD_NC(GPP_C4, NONE),
109  /* C5 : SML0ALERT# ==> NC */
110  PAD_NC(GPP_C5, NONE),
111  /* C6 : SM1CLK ==> EC_IN_RW_OD */
112  PAD_CFG_GPI_GPIO_DRIVER(GPP_C6, UP_20K, DEEP),
113  /* C7 : SM1DATA ==> NC */
114  PAD_NC(GPP_C7, NONE),
115  /* C8 : UART0_RXD ==> NC */
116  PAD_NC(GPP_C8, NONE),
117  /* C9 : UART0_TXD ==> NC */
118  PAD_NC(GPP_C9, NONE),
119  /* C10 : UART0_RTS# ==> NC */
120  PAD_NC(GPP_C10, NONE),
121  /* C11 : UART0_CTS# ==> NC */
122  PAD_NC(GPP_C11, NONE),
123  /* C12 : UART1_RXD ==> PCH_MEM_CONFIG[0] */
125  /* C13 : UART1_TXD ==> PCH_MEM_CONFIG[1] */
127  /* C14 : UART1_RTS# ==> PCH_MEM_CONFIG[2] */
129  /* C15 : UART1_CTS# ==> PCH_MEM_CONFIG[3] */
131  /* C16 : I2C0_SDA ==> PCH_I2C0_TOUCHSCREEN_SDA */
132  PAD_CFG_NF(GPP_C16, NONE, DEEP, NF1),
133  /* C17 : I2C0_SCL ==> PCH_I2C0_TOUCHSCREEN_SCL */
134  PAD_CFG_NF(GPP_C17, NONE, DEEP, NF1),
135  /* C18 : I2C1_SDA ==> NC */
136  PAD_NC(GPP_C18, NONE),
137  /* C19 : I2C1_SCL ==> NC */
138  PAD_NC(GPP_C19, NONE),
139  /* C20 : UART2_RXD ==> PCHRX_SERVOTX_UART */
140  PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1),
141  /* C21 : UART2_TXD ==> PCHTX_SERVORX_UART */
142  PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1),
143  /* C22 : UART2_RTS# ==> EN_PP3300_DX_TOUCHSCREEN */
144  PAD_CFG_GPO(GPP_C22, 0, DEEP),
145  /* C23 : UART2_CTS# ==> PCH_WP */
146  PAD_CFG_GPI_GPIO_DRIVER(GPP_C23, UP_20K, DEEP),
147 
148  /* D0 : SPI1_CS# ==> NC */
149  PAD_NC(GPP_D0, NONE),
150  /* D1 : SPI1_CLK ==> NC */
151  PAD_NC(GPP_D1, NONE),
152  /* D2 : SPI1_MISO ==> NC */
153  PAD_NC(GPP_D2, NONE),
154  /* D3 : SPI1_MOSI ==> NC */
155  PAD_NC(GPP_D3, NONE),
156  /* D4 : FASHTRIG ==> NC */
157  PAD_NC(GPP_D4, NONE),
158  /* D5 : ISH_I2C0_SDA ==> ISH_I2C0_SDA */
159  PAD_CFG_NF_1V8(GPP_D5, NONE, DEEP, NF1),
160  /* D6 : ISH_I2C0_SCL ==> ISH_I2C0_SCL */
161  PAD_CFG_NF_1V8(GPP_D6, NONE, DEEP, NF1),
162  /* D7 : ISH_I2C1_SDA ==> SPKR_IRQ_L */
164  /* D8 : ISH_I2C1_SCL ==> EN_CAMERA_PWR */
165  PAD_CFG_GPO(GPP_D8, 0, DEEP),
166  /* D9 : ISH_SPI_CS# ==> ISH_SPI_CS_L */
167  PAD_CFG_NF_1V8(GPP_D9, NONE, DEEP, NF1),
168  /* D10 : ISH_SPI_CLK ==> ISH_SPI_CLK */
169  PAD_CFG_NF_1V8(GPP_D10, NONE, DEEP, NF1),
170  /* D11 : ISH_SPI_MISO ==> ISH_SPI_MISO */
171  PAD_CFG_NF_1V8(GPP_D11, NONE, DEEP, NF1),
172  /* D12 : ISH_SPI_MOSI ==> ISH_SPI_MOSI */
173  PAD_CFG_NF_1V8(GPP_D12, NONE, DEEP, NF1),
174  /* D15 : ISH_UART0_RTS# ==> NC */
175  PAD_NC(GPP_D15, NONE),
176  /* D16 : ISH_UART0_CTS# ==> NC */
177  PAD_NC(GPP_D16, NONE),
178  /* D17 : DMIC_CLK1 ==> PCH_CAMERA_RESET */
179  PAD_CFG_GPO(GPP_D17, 0, DEEP),
180  /* D18 : DMIC_DATA1 ==> PCH_CAMERA_CLOCK_ENABLE */
181  PAD_CFG_GPO(GPP_D18, 0, DEEP),
182  /* D19 : DMIC_CLK0 ==> PCH_DMIC_CLK_OUT */
183  PAD_CFG_NF(GPP_D19, NONE, DEEP, NF1),
184  /* D20 : DMIC_DATA0 ==> PCH_DMIC_DATA_IN */
185  PAD_CFG_NF(GPP_D20, NONE, DEEP, NF1),
186  /* D21 : SPI1_IO2 ==> NC */
187  PAD_NC(GPP_D21, NONE),
188  /* D22 : SPI1_IO3 ==> NC */
189  PAD_NC(GPP_D22, NONE),
190  /* D23 : I2S_MCLK ==> I2S_MCLK_R */
191  PAD_CFG_NF(GPP_D23, NONE, DEEP, NF1),
192 
193  /* E0 : SATAXPCI0 ==> CHP3_HAVEN_INT_L */
194  PAD_CFG_GPI_APIC_LOW(GPP_E0, NONE, PLTRST),
195  /* E1 : SATAXPCIE1 ==> NC */
196  PAD_NC(GPP_E1, NONE),
197  /* E2 : SATAXPCIE2 ==> BT_DISABLE_L */
198  PAD_CFG_GPO(GPP_E2, 1, DEEP),
199  /* E3 : CPU_GP0 ==> NC */
200  PAD_NC(GPP_E3, NONE),
201  /* E4 : SATA_DEVSLP0 ==> NC */
202  PAD_NC(GPP_E4, NONE),
203  /* E5 : SATA_DEVSLP1 ==> NC */
204  PAD_NC(GPP_E5, NONE),
205  /* E6 : SATA_DEVSLP2 ==> DISPLAY_DCR_EN */
206  PAD_CFG_GPO(GPP_E6, 1, DEEP),
207  /* E7 : CPU_GP1 ==> TOUCHSCREEN_INT_L */
209  /* E8 : SATALED# ==> NC */
210  PAD_NC(GPP_E8, NONE),
211  /* E9 : USB2_OCO# ==> USB_C0_OC_ODL */
212  PAD_CFG_NF(GPP_E9, NONE, DEEP, NF1),
213  /* E10 : USB2_OC1# ==> USB_C1_OC_ODL */
214  PAD_CFG_NF(GPP_E10, NONE, DEEP, NF1),
215  /* E11 : USB2_OC2# ==> TOUCHSCREEN_RESET_L */
216  PAD_CFG_GPO(GPP_E11, 0, DEEP),
217  /* E12 : USB2_OC3# ==> NC */
218  PAD_NC(GPP_E12, NONE),
219  /* E13 : DDPB_HPD0 ==> USB_C1_DP_HPD */
220  PAD_CFG_NF(GPP_E13, DN_20K, DEEP, NF1),
221  /* E14 : DDPC_HPD1 ==> USB_C0_DP_HPD */
222  PAD_CFG_NF(GPP_E14, DN_20K, DEEP, NF1),
223  /* E15 : DDPD_HPD2 ==> EN_PP3300_DX_WLAN */
224  PAD_CFG_GPO(GPP_E15, 1, DEEP),
225  /* E16 : DDPE_HPD3 ==> NC */
226  PAD_NC(GPP_E16, NONE),
227  /* E17 : EDP_HPD */
228  PAD_CFG_NF(GPP_E17, NONE, DEEP, NF1),
229  /* E18 : DDPB_CTRLCLK ==> NC */
230  PAD_NC(GPP_E18, NONE),
231  /* E19 : DDPB_CTRLDATA ==> NC */
232  PAD_NC(GPP_E19, NONE),
233  /* E20 : DDPC_CTRLCLK ==> NC */
234  PAD_NC(GPP_E20, NONE),
235  /* E21 : DDPC_CTRLDATA ==> NC */
236  PAD_NC(GPP_E21, NONE),
237  /* E22 : DDPD_CTRLCLK ==> TRACKPAD_SHDN_L */
238  PAD_CFG_GPO(GPP_E22, 1, DEEP),
239  /* E23 : DDPD_CTRLDATA ==> NC */
240  PAD_NC(GPP_E23, NONE),
241 
242  /* F0 : I2S2_SCLK ==> BOOT_BEEP_BCLK */
244  /* F1 : I2S2_SFRM ==> BOOT_BEEP_BUFFER_OE */
245  PAD_CFG_GPO(GPP_F1, 1, DEEP),
246  /* F2 : I2S2_TXD ==> BOOT_BEEP_LRCLK */
248  /* F3 : I2S2_RXD ==> NC */
249  PAD_NC(GPP_F3, NONE),
250  /* F4 : I2C2_SDA ==> PCH_I2C2_TRACKPAD_1V8_SDA */
251  PAD_CFG_NF_1V8(GPP_F4, NONE, DEEP, NF1),
252  /* F5 : I2C2_SCL ==> PCH_I2C2_TRACKPAD_1V8_SCL */
253  PAD_CFG_NF_1V8(GPP_F5, NONE, DEEP, NF1),
254  /* F6 : I2C3_SDA ==> PCH_I2C3_CAMERA_1V8_SDA */
255  PAD_CFG_NF_1V8(GPP_F6, NONE, DEEP, NF1),
256  /* F7 : I2C3_SCL ==> PCH_I2C3_CAMERA_1V8_SCL */
257  PAD_CFG_NF_1V8(GPP_F7, NONE, DEEP, NF1),
258  /* F8 : I2C4_SDA ==> PCH_I2C4_AUDIO_1V8_SDA */
259  PAD_CFG_NF_1V8(GPP_F8, NONE, DEEP, NF1),
260  /* F9 : I2C4_SCL ==> PCH_I2C4_AUDIO_1V8_SCL */
261  PAD_CFG_NF_1V8(GPP_F9, NONE, DEEP, NF1),
262  /* F10 : I2C5_SDA ==> HP_IRQ_GPIO */
263  PAD_CFG_GPI_APIC_HIGH(GPP_F10, UP_20K, PLTRST),
264  /* F11 : I2C5_SCL ==> SPKR_RST_L */
265  PAD_CFG_GPO(GPP_F11, 1, PLTRST),
266  /* F12 : EMMC_CMD */
267  PAD_CFG_NF(GPP_F12, NONE, DEEP, NF1),
268  /* F13 : EMMC_DATA0 */
269  PAD_CFG_NF(GPP_F13, NONE, DEEP, NF1),
270  /* F14 : EMMC_DATA1 */
271  PAD_CFG_NF(GPP_F14, NONE, DEEP, NF1),
272  /* F15 : EMMC_DATA2 */
273  PAD_CFG_NF(GPP_F15, NONE, DEEP, NF1),
274  /* F16 : EMMC_DATA3 */
275  PAD_CFG_NF(GPP_F16, NONE, DEEP, NF1),
276  /* F17 : EMMC_DATA4 */
277  PAD_CFG_NF(GPP_F17, NONE, DEEP, NF1),
278  /* F18 : EMMC_DATA5 */
279  PAD_CFG_NF(GPP_F18, NONE, DEEP, NF1),
280  /* F19 : EMMC_DATA6 */
281  PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1),
282  /* F20 : EMMC_DATA7 */
283  PAD_CFG_NF(GPP_F20, NONE, DEEP, NF1),
284  /* F21 : EMMC_RCLK */
285  PAD_CFG_NF(GPP_F21, NONE, DEEP, NF1),
286  /* F22 : EMMC_CLK */
287  PAD_CFG_NF(GPP_F22, NONE, DEEP, NF1),
288  /* F23 : RSVD ==> NC */
289  PAD_NC(GPP_F23, NONE),
290 
291  /* G0 : SD_CMD */
292  PAD_CFG_NF(GPP_G0, NONE, DEEP, NF1),
293  /* G1 : SD_DATA0 */
294  PAD_CFG_NF(GPP_G1, NONE, DEEP, NF1),
295  /* G2 : SD_DATA1 */
296  PAD_CFG_NF(GPP_G2, NONE, DEEP, NF1),
297  /* G3 : SD_DATA2 */
298  PAD_CFG_NF(GPP_G3, NONE, DEEP, NF1),
299  /* G4 : SD_DATA3 */
300  PAD_CFG_NF(GPP_G4, NONE, DEEP, NF1),
301  /* G5 : SD_CD# */
302  PAD_CFG_NF(GPP_G5, NONE, DEEP, NF1),
303  /* G6 : SD_CLK */
304  PAD_CFG_NF(GPP_G6, NONE, DEEP, NF1),
305  /* G7 : SD_WP */
306  PAD_CFG_NF(GPP_G7, NONE, DEEP, NF1),
307 
308  /* GPD0: BATLOW# ==> PCH_BATLOW_L */
309  PAD_CFG_NF(GPD0, NONE, DEEP, NF1),
310  /* GPD1: ACPRESENT ==> EC_PCH_ACPRESENT */
311  PAD_CFG_NF(GPD1, NONE, DEEP, NF1),
312  /* GPD2: LAN_WAKE# ==> EC_PCH_WAKE_R_L */
313  PAD_CFG_NF(GPD2, NONE, DEEP, NF1),
314  /* GPD3: PWRBTN# ==> PCH_PWR_BTN_L */
315  PAD_CFG_NF(GPD3, UP_20K, DEEP, NF1),
316  /* GPD4: SLP_S3# ==> SLP_S3_L */
317  PAD_CFG_NF(GPD4, NONE, DEEP, NF1),
318  /* GPD5: SLP_S4# ==> SLP_S4_L */
319  PAD_CFG_NF(GPD5, NONE, DEEP, NF1),
320  /* GPD6: SLP_A# ==> NC */
321  PAD_NC(GPD6, NONE),
322  /* GPD7: RSVD ==> NC */
323  PAD_NC(GPD7, NONE),
324  /* GPD8: SUSCLK ==> PCH_SUSCLK */
325  PAD_CFG_NF(GPD8, NONE, DEEP, NF1),
326  /* GPD9: SLP_WLAN# ==> NC */
327  PAD_NC(GPD9, NONE),
328  /* GPD10: SLP_S5# ==> NC */
329  PAD_NC(GPD10, NONE),
330  /* GPD11: LANPHYC ==> NC */
331  PAD_NC(GPD11, NONE),
332 };
333 
334 /* Early pad configuration in bootblock */
335 static const struct pad_config early_gpio_table[] = {
336  /* B8 : SRCCLKREQ3# ==> WLAN_PE_RST */
337  PAD_CFG_GPO(GPP_B8, 0, RSMRST),
338 
339  /* B15 : GSPI0_CS# ==> H1_SLAVE_SPI_CS_L */
340  PAD_CFG_NF(GPP_B15, NONE, DEEP, NF1),
341  /* B16 : GSPI0_CLK ==> H1_SLAVE_SPI_CLK */
342  PAD_CFG_NF(GPP_B16, NONE, DEEP, NF1),
343  /* B17 : GSPI0_MISO ==> H1_SLAVE_SPI_MISO */
344  PAD_CFG_NF(GPP_B17, NONE, DEEP, NF1),
345  /* B18 : GSPI0_MOSI ==> H1_SLAVE_SPI_MOSI */
346  PAD_CFG_NF(GPP_B18, NONE, DEEP, NF1),
347 
348  /* C6 : SM1CLK ==> EC_IN_RW_OD */
349  PAD_CFG_GPI_GPIO_DRIVER(GPP_C6, UP_20K, DEEP),
350 
351  /* Ensure UART pins are in native mode for H1. */
352  /* C20 : UART2_RXD ==> PCHRX_SERVOTX_UART */
353  PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1),
354  /* C21 : UART2_TXD ==> PCHTX_SERVORX_UART */
355  PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1),
356 
357  /* C23 : UART2_CTS# ==> PCH_WP */
358  PAD_CFG_GPI_GPIO_DRIVER(GPP_C23, UP_20K, DEEP),
359 
360  /* E0 : SATAXPCI0 ==> H1_PCH_INT_ODL */
361  PAD_CFG_GPI_APIC_LOW(GPP_E0, NONE, PLTRST),
362 };
363 
364 const struct pad_config *variant_gpio_table(size_t *num)
365 {
366  *num = ARRAY_SIZE(gpio_table);
367  return gpio_table;
368 }
369 
370 const struct pad_config *variant_early_gpio_table(size_t *num)
371 {
373  return early_gpio_table;
374 }
375 
376 static const struct pad_config ish_enabled_gpio_table[] = {
377  /* A19 : ISH_GP1 ==> TRACKPAD_INT_L
378  * trackpad interrupt to ISH
379  */
380  PAD_CFG_NF(GPP_A19, NONE, DEEP, NF1),
381  /* A20 : ISH_GP2 ==> ISH_UART0_RXD
382  * ISH_UART0_RXD signal goes to this ISH GPIO pin.
383  * It is used as wake up source in ISH firmware.
384  * Implementation is in ISH firmware also.
385  */
386  PAD_CFG_NF(GPP_A20, NONE, DEEP, NF1),
387 
388  /* D13 : ISH_UART0_RXD ==> ISH_UART0_RXD */
389  PAD_CFG_NF_1V8(GPP_D13, NONE, DEEP, NF1),
390  /* D14 : ISH_UART0_TXD ==> ISH_UART0_TXD */
391  PAD_CFG_NF_1V8(GPP_D14, NONE, DEEP, NF1),
392 };
393 
394 static const struct pad_config ish_disabled_gpio_table[] = {
395  /* A19 : GPP_A19 ==> TRACKPAD_INT_L
396  * trackpad interrupt to PCH
397  */
399  /* A20 : ISH_GP2 ==> NC */
400  PAD_NC(GPP_A20, NONE),
401 
402  /* D13 : ISH_UART0_RXD ==> NC */
403  PAD_NC(GPP_D13, NONE),
404  /* D14 : ISH_UART0_TXD ==> NC */
405  PAD_NC(GPP_D14, NONE),
406 };
407 
408 const struct pad_config *variant_sku_gpio_table(size_t *num)
409 {
410  const struct pad_config *board_gpio_tables;
411  const struct device *dev = pcidev_path_on_root(PCH_DEVFN_ISH);
412  if (dev && dev->enabled) {
414  board_gpio_tables = ish_enabled_gpio_table;
415  } else {
417  board_gpio_tables = ish_disabled_gpio_table;
418  }
419  return board_gpio_tables;
420 }
#define GPD11
#define GPP_C15
#define GPD3
#define GPP_B6
Definition: gpio_soc_defs.h:59
#define GPP_D1
#define GPD9
#define GPP_C2
#define GPP_D10
#define GPP_D8
#define GPP_D17
#define GPP_E3
#define GPP_A18
#define GPP_F21
#define GPP_C12
#define GPP_F12
#define GPP_F16
#define GPP_E0
#define GPP_F6
#define GPP_D14
#define GPP_B1
Definition: gpio_soc_defs.h:54
#define GPP_F20
#define GPP_F23
#define GPP_C5
#define GPP_B12
Definition: gpio_soc_defs.h:65
#define GPP_D12
#define GPP_B16
Definition: gpio_soc_defs.h:69
#define GPP_B2
Definition: gpio_soc_defs.h:55
#define GPP_D7
#define GPP_B13
Definition: gpio_soc_defs.h:66
#define GPP_E6
#define GPP_F0
#define GPP_D6
#define GPP_A19
#define GPP_D2
#define GPP_C9
#define GPP_C22
#define GPD0
#define GPP_D9
#define GPP_F5
#define GPP_B15
Definition: gpio_soc_defs.h:68
#define GPP_E13
#define GPP_C23
#define GPP_C8
#define GPP_D11
#define GPP_A6
#define GPP_C11
#define GPP_D5
#define GPP_B22
Definition: gpio_soc_defs.h:75
#define GPP_A23
#define GPP_C18
#define GPP_F9
#define GPP_C13
#define GPP_E14
#define GPP_E23
#define GPP_E9
#define GPP_C17
#define GPP_E8
#define GPP_A7
#define GPP_E5
#define GPP_A0
#define GPD7
#define GPP_B8
Definition: gpio_soc_defs.h:61
#define GPP_C20
#define GPP_B20
Definition: gpio_soc_defs.h:73
#define GPP_A20
#define GPP_A16
#define GPP_F1
#define GPP_F17
#define GPP_A12
#define GPP_F15
#define GPP_D4
#define GPP_C10
#define GPP_C6
#define GPD2
#define GPP_F10
#define GPP_E7
#define GPP_C16
#define GPP_F7
#define GPD1
#define GPP_F13
#define GPP_C4
#define GPP_D18
#define GPP_B19
Definition: gpio_soc_defs.h:72
#define GPP_E17
#define GPP_E2
#define GPP_E19
#define GPP_C21
#define GPP_B9
Definition: gpio_soc_defs.h:62
#define GPD10
#define GPP_E18
#define GPP_F14
#define GPP_F4
#define GPP_A10
#define GPP_A8
#define GPP_D0
#define GPP_B14
Definition: gpio_soc_defs.h:67
#define GPP_B11
Definition: gpio_soc_defs.h:64
#define GPP_D13
#define GPP_B18
Definition: gpio_soc_defs.h:71
#define GPP_B5
Definition: gpio_soc_defs.h:58
#define GPP_B0
Definition: gpio_soc_defs.h:53
#define GPP_A11
#define GPP_C14
#define GPP_E20
#define GPP_A15
#define GPP_E10
#define GPP_F8
#define GPP_C19
#define GPD8
#define GPP_A13
#define GPP_A21
#define GPP_B23
Definition: gpio_soc_defs.h:76
#define GPP_E15
#define GPP_B10
Definition: gpio_soc_defs.h:63
#define GPP_E16
#define GPP_D19
#define GPP_C1
#define GPP_F2
#define GPP_E11
#define GPD6
#define GPP_F18
#define GPP_B3
Definition: gpio_soc_defs.h:56
#define GPP_A22
#define GPP_F22
#define GPP_D15
#define GPP_F11
#define GPP_B21
Definition: gpio_soc_defs.h:74
#define GPD4
#define GPP_B4
Definition: gpio_soc_defs.h:57
#define GPP_D16
#define GPP_F3
#define GPP_E22
#define GPP_E21
#define GPP_C3
#define GPP_E12
#define GPP_A17
#define GPP_B17
Definition: gpio_soc_defs.h:70
#define GPP_E4
#define GPP_C0
#define GPD5
#define GPP_E1
#define GPP_F19
#define GPP_B7
Definition: gpio_soc_defs.h:60
#define GPP_C7
#define GPP_D3
#define ARRAY_SIZE(a)
Definition: helpers.h:12
#define GPP_D23
#define GPP_G1
Definition: gpio_soc_defs.h:89
#define GPP_G7
Definition: gpio_soc_defs.h:95
#define GPP_D22
#define GPP_G4
Definition: gpio_soc_defs.h:92
#define GPP_G2
Definition: gpio_soc_defs.h:90
#define GPP_D21
#define GPP_G6
Definition: gpio_soc_defs.h:94
#define GPP_G0
Definition: gpio_soc_defs.h:88
#define GPP_D20
#define GPP_G3
Definition: gpio_soc_defs.h:91
#define GPP_G5
Definition: gpio_soc_defs.h:93
DEVTREE_CONST struct device * pcidev_path_on_root(pci_devfn_t devfn)
Definition: device_const.c:255
const struct pad_config * variant_early_gpio_table(size_t *num)
Definition: gpio.c:204
const struct pad_config *__weak variant_gpio_table(size_t *num)
Definition: gpio.c:406
const struct pad_config * variant_sku_gpio_table(size_t *num)
Definition: gpio.c:408
static const struct pad_config ish_disabled_gpio_table[]
Definition: gpio.c:394
static const struct pad_config gpio_table[]
Definition: gpio.c:11
static const struct pad_config early_gpio_table[]
Definition: gpio.c:335
static const struct pad_config ish_enabled_gpio_table[]
Definition: gpio.c:376
#define PAD_NC(pin)
Definition: gpio_defs.h:263
#define PCH_DEVFN_ISH
Definition: pci_devs.h:106
#define PAD_CFG_NF(pad, pull, rst, func)
Definition: gpio_defs.h:197
#define PAD_CFG_GPI_APIC_HIGH(pad, pull, rst)
Definition: gpio_defs.h:405
#define PAD_CFG_GPO(pad, val, rst)
Definition: gpio_defs.h:247
#define PAD_CFG_GPI_SCI(pad, pull, rst, trig, inv)
Definition: gpio_defs.h:432
#define PAD_CFG_GPI_APIC_LOW(pad, pull, rst)
Definition: gpio_defs.h:402
#define PAD_CFG_GPI_GPIO_DRIVER(pad, pull, rst)
Definition: gpio_defs.h:323
Definition: device.h:107
unsigned int enabled
Definition: device.h:122