coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
gpio.c
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 
3 #include <mainboard/gpio.h>
4 #include <soc/gpio.h>
5 
6 static const struct pad_config gpio_table[] = {
7  /* ------- GPIO Group GPD ------- */
8  PAD_CFG_NF(GPD0, UP_20K, PWROK, NF1), // PM_BATLOW#
9  PAD_CFG_NF(GPD1, NATIVE, PWROK, NF1), // AC_PRESENT
10  PAD_CFG_GPI(GPD2, NATIVE, PWROK), // LAN_WAKEUP#
11  PAD_CFG_NF(GPD3, UP_20K, PWROK, NF1), // PWR_BTN#
12  PAD_CFG_NF(GPD4, NONE, PWROK, NF1), // SUSB#_PCH
13  PAD_CFG_NF(GPD5, NONE, PWROK, NF1), // SUSC#_PCH
14  PAD_CFG_NF(GPD6, NONE, PWROK, NF1), // SLP_A#
15  PAD_CFG_GPI(GPD7, NONE, PWROK), // GPD_7
16  PAD_CFG_NF(GPD8, NONE, PWROK, NF1), // SUS_CLK
17  PAD_CFG_GPO(GPD9, 0, PWROK), // SLP_WLAN#
18  PAD_CFG_NF(GPD10, NONE, PWROK, NF1), // SLP_S5#
19  PAD_NC(GPD11, NONE),
20  PAD_NC(GPD12, NONE),
21 
22  /* ------- GPIO Group GPP_A ------- */
23  PAD_CFG_NF(GPP_A0, UP_20K, DEEP, NF1), // ESPI_IO0_EC
24  PAD_CFG_NF(GPP_A1, UP_20K, DEEP, NF1), // ESPI_IO1_EC
25  PAD_CFG_NF(GPP_A2, UP_20K, DEEP, NF1), // ESPI_IO2_EC
26  PAD_CFG_NF(GPP_A3, UP_20K, DEEP, NF1), // ESPI_IO3_EC
27  PAD_CFG_NF(GPP_A4, UP_20K, DEEP, NF1), // ESPI_CS#_EC
28  PAD_CFG_NF(GPP_A5, DN_20K, DEEP, NF1), // ESPI_CLK_EC
29  PAD_CFG_NF(GPP_A6, NONE, DEEP, NF1), // ESPI_RESET#
30  PAD_NC(GPP_A7, NONE),
31  PAD_NC(GPP_A8, NONE),
32  PAD_NC(GPP_A9, NONE),
33  PAD_CFG_GPI(GPP_A10, UP_20K, DEEP), // SERIRQ_ESPI_ALERT0
38 
39  /* ------- GPIO Group GPP_B ------- */
40  _PAD_CFG_STRUCT(GPP_B0, 0x40100100, 0x3000), // TPM_PIRQ#
41  PAD_CFG_GPI(GPP_B1, NONE, DEEP), // VRALERT#_PD
42  PAD_CFG_GPI(GPP_B2, NONE, DEEP),
43  PAD_CFG_GPO(GPP_B3, 1, DEEP), // BT_EN
44  PAD_NC(GPP_B4, NONE),
45  PAD_NC(GPP_B5, NONE),
46  PAD_NC(GPP_B6, NONE),
47  PAD_CFG_NF(GPP_B7, NONE, DEEP, NF1), // WLAN_CLKREQ2#
48  PAD_NC(GPP_B8, NONE),
49  PAD_NC(GPP_B9, NONE),
52  PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1), // SLP_S0#
53  PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1), // PLT_RST#
54  PAD_CFG_NF(GPP_B14, NONE, DEEP, NF1), // PCH_SPKR
55  PAD_CFG_GPO(GPP_B15, 1, DEEP), // SATA_M2_PWR_EN1
58  PAD_CFG_GPI(GPP_B18, NONE, DEEP), // NO REBOOT strap
62  PAD_CFG_GPI(GPP_B22, NONE, DEEP), // BOOT strap
63  PAD_CFG_GPI(GPP_B23, NONE, DEEP), // CPUNSSC clock
64 
65  /* ------- GPIO Group GPP_C ------- */
66  PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1), // SMB_CLK
67  PAD_CFG_NF(GPP_C1, NONE, DEEP, NF1), // SMB_DAT
68  PAD_CFG_GPI(GPP_C2, NONE, DEEP), // CNVI_WAKE#
69  PAD_CFG_NF(GPP_C3, NONE, DEEP, NF3), // PCH_I2C_SDA
70  PAD_CFG_NF(GPP_C4, NONE, DEEP, NF3), // PCH_I2C_SCL
71  PAD_CFG_GPI(GPP_C5, NONE, DEEP), // eSPI/LPC select strap
72  PAD_CFG_GPI(GPP_C6, NONE, DEEP), // SCI#
73  PAD_CFG_GPI(GPP_C7, NONE, DEEP), // SWI#
74  PAD_CFG_GPI(GPP_C8, NONE, DEEP), // TPM_DET
75  PAD_CFG_GPI(GPP_C9, NONE, DEEP), // BOARD_ID1
76  PAD_CFG_GPI(GPP_C10, NONE, DEEP), // BOARD_ID2
77  PAD_CFG_GPI(GPP_C11, NONE, DEEP), // BOARD_ID3
78  PAD_CFG_GPI(GPP_C12, NONE, DEEP), // BOARD_ID4
80  PAD_CFG_GPI(GPP_C14, NONE, DEEP), // GPP_C14_RTD3
82  PAD_CFG_NF(GPP_C16, NONE, DEEP, NF1), // I2C_SDA_TP
83  PAD_CFG_NF(GPP_C17, NONE, DEEP, NF1), // I2C_SCL_TP
84  PAD_CFG_NF(GPP_C18, NONE, DEEP, NF1), // I2C_SDA_Pantone
85  PAD_CFG_NF(GPP_C19, NONE, DEEP, NF1), // I2C_SCL_Pantone
86  //PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1), // UART2_RXD
87  //PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1), // UART2_TXD
88  PAD_CFG_GPO(GPP_C22, 0, DEEP), // ROM_I2C_EN
89  PAD_CFG_GPI(GPP_C23, NONE, DEEP), // SMI#
90 
91  /* ------- GPIO Group GPP_D ------- */
92  PAD_NC(GPP_D0, NONE),
93  PAD_NC(GPP_D1, NONE),
94  PAD_NC(GPP_D2, NONE),
95  PAD_NC(GPP_D3, NONE),
96  PAD_CFG_NF(GPP_D4, NONE, DEEP, NF1), // SML1CLK
97  PAD_CFG_NF(GPP_D5, NONE, DEEP, NF2), // CNVI_RF_RST#
98  PAD_CFG_NF(GPP_D6, NONE, DEEP, NF3), // XTAL_CLKREQ
99  PAD_NC(GPP_D7, NONE),
100  PAD_NC(GPP_D8, NONE),
101  PAD_CFG_NF(GPP_D9, NONE, DEEP, NF1), // SML0_CLK
102  PAD_CFG_NF(GPP_D10, NONE, DEEP, NF1), // SML0_DATA
103  PAD_NC(GPP_D11, NONE),
104  PAD_NC(GPP_D12, NONE),
105  PAD_NC(GPP_D13, NONE),
106  PAD_NC(GPP_D14, NONE),
107  PAD_CFG_NF(GPP_D15, NONE, DEEP, NF1), // SML1_DATA
108  PAD_NC(GPP_D16, NONE),
109  PAD_NC(GPP_D17, NONE),
110  PAD_NC(GPP_D18, NONE),
111  PAD_NC(GPP_D19, NONE),
112  PAD_NC(GPP_D20, NONE),
113  PAD_NC(GPP_D21, NONE),
114  PAD_NC(GPP_D22, NONE),
115  PAD_CFG_GPO(GPP_D23, 1, DEEP), // GPU_EVENT#
116 
117  /* ------- GPIO Group GPP_E ------- */
118  PAD_NC(GPP_E0, NONE),
119  PAD_CFG_NF(GPP_E1, UP_20K, DEEP, NF1), // M.2_SSD1_PEDET
120  PAD_NC(GPP_E2, NONE),
121  PAD_CFG_GPI(GPP_E3, NONE, DEEP), // SMI#
122  PAD_NC(GPP_E4, NONE),
123  PAD_CFG_NF(GPP_E5, NONE, PWROK, NF1), // M2_P1_SATA_DEVSLP
124  PAD_NC(GPP_E6, NONE),
125  PAD_NC(GPP_E7, NONE),
126  PAD_CFG_NF(GPP_E8, NONE, DEEP, NF1), // SATA_LED#
127  PAD_CFG_GPI(GPP_E9, NONE, DEEP), // USB_OC0#
128  PAD_CFG_GPI(GPP_E10, NONE, DEEP), // USB_OC1#
129  PAD_CFG_GPI(GPP_E11, NONE, DEEP), // USB_OC2#
130  PAD_CFG_GPI(GPP_E12, NONE, DEEP), // USB_OC3#
131 
132  /* ------- GPIO Group GPP_F ------- */
133  PAD_CFG_NF(GPP_F0, NONE, DEEP, NF2),
134  PAD_CFG_GPO(GPP_F1, 1, DEEP), // LAN_PLT_RST#
135  PAD_CFG_GPO(GPP_F2, 1, PLTRST), // GPIO_LANRTD3
136  PAD_CFG_GPO(GPP_F3, 0, PLTRST), // GPP_F3_TBT_FORCE_PWR
137  PAD_CFG_GPO(GPP_F4, 1, DEEP), // SATA_PWR_EN
138  PAD_CFG_NF(GPP_F5, NONE, DEEP, NF1),
139  PAD_CFG_GPO(GPP_F6, 1, DEEP), // GPIO_LAN_EN
140  PAD_CFG_GPO(GPP_F7, 0, DEEP), // PCH_GPIO_PK_MUTE
141  //PAD_CFG_GPO(GPP_F8, 0, DEEP), // DGPU_RST#_PCH
142  //PAD_CFG_GPO(GPP_F9, 0, DEEP), // DGPU_PWR_EN
143  PAD_CFG_GPI(GPP_F10, NONE, DEEP), // BIOS_REC
144  PAD_NC(GPP_F11, NONE),
145  PAD_NC(GPP_F12, NONE),
146  PAD_NC(GPP_F13, NONE),
147  PAD_NC(GPP_F14, NONE),
148  PAD_CFG_GPI(GPP_F15, NONE, DEEP), // H_SKTOCC_N
149  PAD_NC(GPP_F16, NONE),
150  PAD_CFG_GPO(GPP_F17, 1, DEEP), // SB_BLON
151  PAD_CFG_GPO(GPP_F18, 1, DEEP), // EAPD_MODE
152  //PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1), // NB_ENAVDD
153  PAD_CFG_NF(GPP_F20, NONE, DEEP, NF1), // BLON
154  PAD_CFG_NF(GPP_F21, NONE, DEEP, NF1), // EDP_BRIGHTNESS
155  PAD_NC(GPP_F22, NONE), // PCH_VNN_CTRL
156  PAD_CFG_GPO(GPP_F23, 1, PLTRST), // CARD_RTD3_RST#
157 
158  /* ------- GPIO Group GPP_G ------- */
159  PAD_NC(GPP_G0, NONE),
160  PAD_NC(GPP_G1, NONE),
161  PAD_NC(GPP_G2, NONE),
162  PAD_NC(GPP_G3, NONE),
163  PAD_NC(GPP_G4, NONE),
164  PAD_NC(GPP_G5, NONE),
165  PAD_CFG_GPO(GPP_G6, 1, DEEP), // GPIO_CARD_AUX
166  PAD_CFG_GPO(GPP_G7, 1, DEEP), // GPIO_CARD
167  PAD_NC(GPP_G8, NONE),
168  PAD_CFG_GPI(GPP_G9, NONE, DEEP), // GPP_G9
169  PAD_NC(GPP_G10, NONE),
170  PAD_CFG_GPI(GPP_G11, NONE, DEEP), // GPP_G11
171  PAD_NC(GPP_G12, NATIVE), // GPP_G12_TBT_LSX_TXD
172  PAD_NC(GPP_G13, NATIVE), // GPP_G13_TBT_LSX0_RXD
173  PAD_NC(GPP_G14, NONE),
174  PAD_CFG_GPI(GPP_G15, NONE, DEEP), // GPP_G15
175 
176  /* ------- GPIO Group GPP_H ------- */
177  PAD_CFG_NF(GPP_H0, NONE, DEEP, NF1), // SSD_CLKREQ6#
178  PAD_CFG_NF(GPP_H1, NONE, DEEP, NF1), // SDD_PEX4_CLKREQ7#
179  PAD_CFG_NF(GPP_H2, NONE, DEEP, NF1), // LAN_CLKREQ8#
180  PAD_CFG_NF(GPP_H3, NONE, DEEP, NF1), // PEG_CLKREQ9#
181  PAD_CFG_NF(GPP_H4, NONE, DEEP, NF1), // CARD_CLKREQ10#
182  PAD_NC(GPP_H5, NONE),
183  PAD_CFG_GPI(GPP_H6, NONE, DEEP), // SB_KBCRST#
184  PAD_NC(GPP_H7, NONE),
185  PAD_NC(GPP_H8, NONE),
186  PAD_NC(GPP_H9, NONE),
187  PAD_CFG_GPI(GPP_H10, NONE, DEEP), // SML2CLK
188  PAD_CFG_GPI(GPP_H11, NONE, DEEP), // SML2DATA
189  PAD_CFG_GPI(GPP_H12, NONE, DEEP), // GPP_H12
190  PAD_CFG_GPI(GPP_H13, NONE, DEEP), // SML3CLK
191  PAD_CFG_GPI(GPP_H14, NONE, DEEP), // SML3DATA
192  PAD_CFG_GPI(GPP_H15, NONE, PLTRST), // SML3ALERT#
193  PAD_CFG_GPI(GPP_H16, NONE, DEEP), // SML4CLK
194  PAD_CFG_GPO(GPP_H17, 1, DEEP), // SATA_M2_PWR_EN2
195  PAD_CFG_GPI(GPP_H18, NONE, DEEP), // GPP_H18
196  PAD_NC(GPP_H19, NONE),
197  PAD_NC(GPP_H20, NONE),
198  PAD_NC(GPP_H21, NONE),
199  PAD_NC(GPP_H22, NONE),
200  PAD_CFG_GPO(GPP_H23, 1, DEEP), // GPP_H23_SDD1_RST#
201 
202  /* ------- GPIO Group GPP_I ------- */
203  PAD_CFG_NF(GPP_I0, NONE, PWROK, NF1), // TBTA-PCH_I2C_INT
204  _PAD_CFG_STRUCT(GPP_I1, 0x46880100, 0x0000), // G_DP_DHPD_E
205  _PAD_CFG_STRUCT(GPP_I2, 0x46880100, 0x0000), // HDMI_HPD
206  _PAD_CFG_STRUCT(GPP_I3, 0x46880100, 0x0000), // CPU_DPIP0_HPD
207  PAD_NC(GPP_I4, NONE),
208  PAD_NC(GPP_I5, NONE),
209  PAD_NC(GPP_I6, NONE),
210  PAD_NC(GPP_I7, NONE),
211  PAD_NC(GPP_I8, NONE),
212  PAD_CFG_GPO(GPP_I9, 1, DEEP), // GGPP_I9_SDD2_RST#
213  PAD_NC(GPP_I10, NONE),
214  PAD_CFG_GPI(GPP_I11, NONE, PLTRST), // USB_OC4#
215  PAD_CFG_GPI(GPP_I12, NONE, PLTRST), // USB_OC5#
216  PAD_CFG_GPI(GPP_I13, NONE, PLTRST), // USB_OC6#
217  PAD_CFG_GPI(GPP_I14, NONE, PLTRST), // USB_OC7#
218 
219  /* ------- GPIO Group GPP_J ------- */
220  PAD_CFG_NF(GPP_J0, NONE, DEEP, NF1), // CNVI_GNSS_PA_BLANKING
221  PAD_CFG_NF(GPP_J1, NONE, DEEP, NF1), // GPP_J1
222  PAD_CFG_NF(GPP_J2, NONE, DEEP, NF1), // CNVI_BRI_DT
223  PAD_CFG_NF(GPP_J3, UP_20K, DEEP, NF1), // CNVI_BRI_RSP
224  PAD_CFG_NF(GPP_J4, NONE, DEEP, NF1), // CNVI_RGI_DT
225  PAD_CFG_NF(GPP_J5, UP_20K, DEEP, NF1), // CNVI_RGI_RSP
226  PAD_CFG_NF(GPP_J6, NONE, DEEP, NF1), // CNVI_MFUART2_RXD
227  PAD_CFG_NF(GPP_J7, NONE, DEEP, NF1), // CNVI_MFUART2_TXD
228  PAD_CFG_GPI(GPP_J8, NONE, PLTRST), // GPIO4_NVDD_EN
229  PAD_NC(GPP_J9, NONE),
230 
231  /* ------- GPIO Group GPP_K ------- */
232  PAD_CFG_GPO(GPP_K0, 0, DEEP), // OVRM
233  PAD_NC(GPP_K1, NONE),
234  PAD_CFG_GPI(GPP_K2, NONE, DEEP), // DGPU_PWRGD_R
235  PAD_NC(GPP_K3, NONE),
236  PAD_NC(GPP_K4, NONE),
237  PAD_NC(GPP_K5, NONE),
238  PAD_CFG_NF(GPP_K6, NONE, DEEP, NF1), // SB_IEDP_HPD
239  PAD_NC(GPP_K7, NONE),
240  PAD_CFG_NF(GPP_K8, NONE, DEEP, NF1), // VCCIN_AUX_VID0
241  PAD_CFG_NF(GPP_K9, NONE, DEEP, NF1), // VCCIN_AUX_VID1
242  PAD_NC(GPP_K10, NONE),
243  PAD_CFG_GPI(GPP_K11, NONE, PLTRST), // GC6_FB_EN_PCH
244 
245  /* ------- GPIO Group GPP_R ------- */
246  PAD_CFG_NF(GPP_R0, NONE, DEEP, NF1), // HDA_BITCLK
247  PAD_CFG_NF(GPP_R1, NATIVE, DEEP, NF1), // HDA_SYNC
248  PAD_CFG_NF(GPP_R2, NATIVE, DEEP, NF1), // HDA_SDOUT
249  PAD_CFG_NF(GPP_R3, NATIVE, DEEP, NF1), // HDA_SDIN0
250  PAD_CFG_NF(GPP_R4, NONE, DEEP, NF1), // HDA_RST#
251  PAD_NC(GPP_R5, NONE),
252  PAD_NC(GPP_R6, NONE),
253  PAD_NC(GPP_R7, NONE),
254  PAD_CFG_GPI(GPP_R8, NONE, DEEP), // CHIP_ID1
255  PAD_CFG_GPI(GPP_R9, NONE, DEEP), // GSYNC_DET
256  PAD_CFG_GPI(GPP_R10, NONE, DEEP), // DDS_DET
257  PAD_CFG_GPI(GPP_R11, NONE, DEEP), // CHIP_ID0
258  PAD_CFG_GPI_INT(GPP_R12, NONE, PLTRST, LEVEL), // TP_ATTN#
259  PAD_NC(GPP_R13, NONE),
260  PAD_NC(GPP_R14, NONE),
261  PAD_NC(GPP_R15, NONE),
262  PAD_CFG_GPI(GPP_R16, NONE, DEEP), // BL_PWM_EN_EC
263  PAD_CFG_GPI(GPP_R17, NONE, DEEP), // PLVDD_RST_EC
264  PAD_CFG_GPI(GPP_R18, NONE, DEEP), // MUX_CTRL_BIOS
265  PAD_CFG_GPI(GPP_R19, NONE, DEEP), // PS8461_SW
266 
267  /* ------- GPIO Group GPP_S ------- */
268  PAD_NC(GPP_S0, NONE),
269  PAD_NC(GPP_S1, NONE),
270  PAD_NC(GPP_S2, NONE),
271  PAD_NC(GPP_S3, NONE),
272  PAD_NC(GPP_S4, NONE),
273  PAD_NC(GPP_S5, NONE),
274  PAD_CFG_GPI(GPP_S6, NONE, DEEP), // DMIC_CLK0
275  PAD_CFG_GPI(GPP_S7, NONE, DEEP), // DMIC_DATA0
276 };
277 
279 {
281 }
#define GPD11
#define GPP_A4
#define GPP_H22
#define GPP_C15
#define GPD3
#define GPP_H20
#define GPP_B6
Definition: gpio_soc_defs.h:59
#define GPP_H19
#define GPP_D1
#define GPD9
#define GPP_C2
#define GPP_D10
#define GPP_D8
#define GPP_D17
#define GPP_E3
#define GPP_F21
#define GPP_C12
#define GPP_F12
#define GPP_F16
#define GPP_S4
#define GPP_H15
#define GPP_H16
#define GPP_R4
#define GPP_E0
#define GPP_R7
#define GPP_F6
#define GPP_H18
#define GPP_D14
#define GPP_B1
Definition: gpio_soc_defs.h:54
#define GPP_F20
#define GPP_S0
#define GPP_F23
#define GPP_C5
#define GPP_H11
#define GPP_A14
#define GPP_B12
Definition: gpio_soc_defs.h:65
#define GPP_H17
#define GPP_D12
#define GPP_S5
#define GPP_B16
Definition: gpio_soc_defs.h:69
#define GPP_A5
#define GPP_B2
Definition: gpio_soc_defs.h:55
#define GPP_D7
#define GPP_R3
#define GPP_B13
Definition: gpio_soc_defs.h:66
#define GPP_E6
#define GPP_F0
#define GPP_D6
#define GPP_D2
#define GPP_H12
#define GPP_H6
#define GPP_C9
#define GPP_H2
#define GPP_C22
#define GPP_R6
#define GPP_H9
#define GPD0
#define GPP_D9
#define GPP_R0
#define GPP_F5
#define GPP_B15
Definition: gpio_soc_defs.h:68
#define GPP_A2
#define GPP_H21
#define GPP_C23
#define GPP_H13
#define GPP_C8
#define GPP_S7
#define GPP_D11
#define GPP_H7
#define GPP_A6
#define GPP_H1
#define GPP_C11
#define GPP_H14
#define GPP_D5
#define GPP_B22
Definition: gpio_soc_defs.h:75
#define GPP_C18
#define GPP_S3
#define GPP_C13
#define GPP_E9
#define GPP_C17
#define GPP_E8
#define GPP_A7
#define GPP_E5
#define GPP_A0
#define GPD7
#define GPP_B8
Definition: gpio_soc_defs.h:61
#define GPP_S1
#define GPP_B20
Definition: gpio_soc_defs.h:73
#define GPP_F1
#define GPP_F17
#define GPP_A12
#define GPP_F15
#define GPP_D4
#define GPP_C10
#define GPP_C6
#define GPD2
#define GPP_F10
#define GPP_A3
#define GPP_E7
#define GPP_C16
#define GPP_F7
#define GPD1
#define GPP_F13
#define GPP_C4
#define GPP_D18
#define GPP_S6
#define GPP_B19
Definition: gpio_soc_defs.h:72
#define GPP_E2
#define GPP_H0
#define GPP_H5
#define GPP_R2
#define GPP_B9
Definition: gpio_soc_defs.h:62
#define GPD10
#define GPP_F14
#define GPP_H3
#define GPP_F4
#define GPP_A10
#define GPP_A8
#define GPP_D0
#define GPP_A1
#define GPP_B14
Definition: gpio_soc_defs.h:67
#define GPP_B11
Definition: gpio_soc_defs.h:64
#define GPP_D13
#define GPP_B18
Definition: gpio_soc_defs.h:71
#define GPP_B5
Definition: gpio_soc_defs.h:58
#define GPP_B0
Definition: gpio_soc_defs.h:53
#define GPP_A11
#define GPP_R5
#define GPP_C14
#define GPP_A9
#define GPP_E10
#define GPP_C19
#define GPD8
#define GPP_A13
#define GPP_S2
#define GPP_B23
Definition: gpio_soc_defs.h:76
#define GPP_B10
Definition: gpio_soc_defs.h:63
#define GPP_D19
#define GPP_C1
#define GPP_F2
#define GPP_E11
#define GPD6
#define GPP_F18
#define GPP_B3
Definition: gpio_soc_defs.h:56
#define GPP_F22
#define GPP_D15
#define GPP_F11
#define GPP_B21
Definition: gpio_soc_defs.h:74
#define GPD4
#define GPP_B4
Definition: gpio_soc_defs.h:57
#define GPP_D16
#define GPP_F3
#define GPP_H10
#define GPP_C3
#define GPP_E12
#define GPP_B17
Definition: gpio_soc_defs.h:70
#define GPP_E4
#define GPP_C0
#define GPD5
#define GPP_E1
#define GPP_H8
#define GPP_H4
#define GPP_H23
#define GPP_B7
Definition: gpio_soc_defs.h:60
#define GPP_C7
#define GPP_D3
#define GPP_R1
#define ARRAY_SIZE(a)
Definition: helpers.h:12
#define GPP_D23
#define GPP_G1
Definition: gpio_soc_defs.h:89
#define GPP_G7
Definition: gpio_soc_defs.h:95
#define GPP_D22
#define GPP_G4
Definition: gpio_soc_defs.h:92
#define GPP_G2
Definition: gpio_soc_defs.h:90
#define GPP_D21
#define GPP_G6
Definition: gpio_soc_defs.h:94
#define GPP_G0
Definition: gpio_soc_defs.h:88
#define GPP_D20
#define GPP_G3
Definition: gpio_soc_defs.h:91
#define GPP_G5
Definition: gpio_soc_defs.h:93
#define GPP_G8
Definition: gpio_soc_defs.h:90
#define GPP_G12
Definition: gpio_soc_defs.h:94
#define GPP_G15
Definition: gpio_soc_defs.h:97
#define GPP_G11
Definition: gpio_soc_defs.h:93
#define GPP_G13
Definition: gpio_soc_defs.h:95
#define GPP_G14
Definition: gpio_soc_defs.h:96
#define GPP_G10
Definition: gpio_soc_defs.h:92
#define GPP_G9
Definition: gpio_soc_defs.h:91
#define GPP_K4
#define GPP_I12
#define GPP_I5
#define GPP_J7
#define GPP_J4
#define GPP_K2
#define GPP_K9
#define GPP_J5
#define GPP_I10
#define GPP_J8
#define GPP_J0
#define GPP_J2
#define GPP_J9
#define GPP_I8
#define GPP_J1
#define GPP_J6
#define GPP_I7
#define GPP_I3
#define GPP_I6
#define GPP_K7
#define GPP_I11
#define GPP_I9
#define GPP_K11
#define GPP_K1
#define GPP_I13
#define GPP_I2
#define GPP_J3
#define GPP_I0
#define GPP_K10
#define GPP_K5
#define GPP_K6
#define GPP_K0
#define GPP_I14
#define GPP_I4
#define GPP_K3
#define GPP_I1
#define GPP_K8
#define GPP_R14
#define GPP_R11
#define GPD12
#define GPP_R10
#define GPP_R15
#define GPP_R18
#define GPP_R12
#define GPP_R16
#define GPP_R8
#define GPP_R17
#define GPP_R13
#define GPP_R19
#define GPP_R9
void mainboard_configure_gpios(void)
Definition: gpio.c:223
const struct pad_config gpio_table[]
Definition: gpio.c:33
void gpio_configure_pads(const struct soc_amd_gpio *gpio_list_ptr, size_t size)
program a particular set of GPIO
Definition: gpio.c:307
#define PAD_NC(pin)
Definition: gpio_defs.h:263
#define PAD_CFG_GPI(pad, pull, rst)
Definition: gpio_defs.h:284
#define _PAD_CFG_STRUCT(__pad, __config0, __config1)
Definition: gpio_defs.h:166
#define PAD_CFG_NF(pad, pull, rst, func)
Definition: gpio_defs.h:197
#define PAD_CFG_GPI_INT(pad, pull, rst, trig)
Definition: gpio_defs.h:348
#define PAD_CFG_GPO(pad, val, rst)
Definition: gpio_defs.h:247