coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
gpio.h
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 
3 #ifndef VARIANT_GPIO_H
4 #define VARIANT_GPIO_H
5 
6 #include <soc/gpio.h>
7 
8 static const struct pad_config early_gpio_table[] = {
9  PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1), // UART2_RXD
10  PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1), // UART2_TXD
11  PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1), // NB_ENAVDD
12  PAD_CFG_GPO(GPP_F8, 0, DEEP), // DGPU_RST#_PCH
13  PAD_CFG_GPO(GPP_F9, 0, DEEP), // DGPU_PWR_EN
14 };
15 
16 static const struct pad_config gpio_table[] = {
17  /* ------- GPIO Group GPD ------- */
18  PAD_CFG_NF(GPD0, UP_20K, PWROK, NF1), // BATLOW#
19  PAD_CFG_NF(GPD1, NATIVE, PWROK, NF1), // AC_PRESENT
20  PAD_CFG_GPI(GPD2, NATIVE, PWROK), // LAN_WAKE#
21  PAD_CFG_NF(GPD3, UP_20K, PWROK, NF1), // PWR_BTN#
22  PAD_CFG_NF(GPD4, NONE, PWROK, NF1), // SUSB#_PCH
23  PAD_CFG_NF(GPD5, NONE, PWROK, NF1), // SUSC#_PCH
24  PAD_CFG_NF(GPD6, NONE, PWROK, NF1), // SLP_A#
25  PAD_CFG_GPI(GPD7, NONE, PWROK), // GPD7
26  PAD_CFG_NF(GPD8, NONE, PWROK, NF1), // SUS_CLK
27  PAD_NC(GPD9, NONE), // PCH_SLP_WLAN# (100k pull-down)
28  PAD_NC(GPD10, NONE), // SLP_S5# (100k pull-down)
29  PAD_NC(GPD11, NONE),
30  PAD_NC(GPD12, NONE),
31 
32  /* ------- GPIO Group GPP_A ------- */
33  PAD_CFG_NF(GPP_A0, UP_20K, DEEP, NF1), // ESPI_AD0
34  PAD_CFG_NF(GPP_A1, UP_20K, DEEP, NF1), // ESPI_AD1
35  PAD_CFG_NF(GPP_A2, UP_20K, DEEP, NF1), // ESPI_AD2
36  PAD_CFG_NF(GPP_A3, UP_20K, DEEP, NF1), // ESPI_AD3
37  PAD_CFG_NF(GPP_A4, UP_20K, DEEP, NF1), // ESPI_FRAME#
38  PAD_CFG_NF(GPP_A5, DN_20K, DEEP, NF1), // ESPI_KBC
39  PAD_CFG_NF(GPP_A6, NONE, DEEP, NF1), // ESPI_RESET_N
40  PAD_NC(GPP_A7, NONE),
41  PAD_NC(GPP_A8, NONE),
42  PAD_NC(GPP_A9, NONE),
43  PAD_CFG_GPI(GPP_A10, UP_20K, DEEP), // SERIRQ
48 
49  /* ------- GPIO Group GPP_B ------- */
50  _PAD_CFG_STRUCT(GPP_B0, 0x40100100, 0x3000), // TPM_PIRQ#
51  PAD_NC(GPP_B1, NONE),
52  PAD_NC(GPP_B2, NONE),
53  PAD_CFG_GPO(GPP_B3, 1, DEEP), // EC_BT_EN
54  PAD_NC(GPP_B4, NONE),
55  PAD_CFG_NF(GPP_B5, NONE, DEEP, NF1), // GFX_CLKREQ0#
56  PAD_NC(GPP_B6, NONE),
57  PAD_NC(GPP_B7, NONE),
58  PAD_NC(GPP_B8, NONE),
59  PAD_CFG_NF(GPP_B9, NONE, DEEP, NF1), // SSD2_CLKREQ4#
60  PAD_CFG_NF(GPP_B10, NONE, DEEP, NF1), // LAN_CLKREQ5#
62  PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1), // SLP_S0#
63  PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1), // PLT_RST#
64  PAD_CFG_NF(GPP_B14, NONE, DEEP, NF1), // PCH_SPKR
65  PAD_CFG_GPO(GPP_B15, 1, DEEP), // SSD_PWR_EN#
68  PAD_CFG_GPI(GPP_B18, NONE, DEEP), // GSPI0_MOSI
73  PAD_CFG_GPI(GPP_B23, NONE, DEEP), // SML1_ALERT#
74 
75  /* ------- GPIO Group GPP_C ------- */
76  PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1), // SMB_CLK
77  PAD_CFG_NF(GPP_C1, NONE, DEEP, NF1), // SMB_DAT
78  PAD_CFG_GPI(GPP_C2, NONE, DEEP), // CNVI_WAKE#
79  PAD_NC(GPP_C3, NONE),
80  PAD_NC(GPP_C4, NONE),
81  PAD_CFG_GPI(GPP_C5, NONE, DEEP), // SML0_ALERT#
82  PAD_NC(GPP_C6, NONE),
83  PAD_NC(GPP_C7, NONE),
84  PAD_CFG_GPI(GPP_C8, NONE, DEEP), // TPM_DET
85  PAD_CFG_GPI(GPP_C9, NONE, DEEP), // BOARD_ID1
86  PAD_CFG_GPI(GPP_C10, NONE, DEEP), // BOARD_ID2
87  PAD_CFG_GPI(GPP_C11, NONE, DEEP), // BOARD_ID3
90  PAD_CFG_GPI(GPP_C14, NONE, DEEP), // GPC14_RTD3
92  PAD_CFG_NF(GPP_C16, NONE, PWROK, NF1), // I2C_SDA_TP
93  PAD_CFG_NF(GPP_C17, NONE, PWROK, NF1), // I2C_SCL_TP
94  PAD_CFG_GPI(GPP_C18, NONE, DEEP), // SCI#
95  PAD_CFG_GPI(GPP_C19, NONE, DEEP), // SWI#
96  //PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1), // UART2_RXD
97  //PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1), // UART2_TXD
99  PAD_CFG_GPI(GPP_C23, NONE, DEEP), // SMI#
100 
101  /* ------- GPIO Group GPP_D ------- */
102  PAD_NC(GPP_D0, NONE),
103  PAD_NC(GPP_D1, NONE),
104  PAD_NC(GPP_D2, NONE),
105  PAD_NC(GPP_D3, NONE),
106  PAD_CFG_NF(GPP_D4, NONE, DEEP, NF1), // SML1_CLK
107  PAD_CFG_NF(GPP_D5, NONE, DEEP, NF2), // CNVI_RF_RST#
108  PAD_CFG_NF(GPP_D6, NONE, DEEP, NF3), // XTAL_CLKREQ
109  PAD_NC(GPP_D7, NONE),
110  PAD_NC(GPP_D8, NONE),
111  PAD_CFG_NF(GPP_D9, NONE, DEEP, NF1), // SML0_CLK
112  PAD_CFG_NF(GPP_D10, NONE, DEEP, NF1), // SML0_DATA
113  PAD_NC(GPP_D11, NONE),
114  PAD_NC(GPP_D12, NONE),
115  PAD_NC(GPP_D13, NONE),
116  PAD_NC(GPP_D14, NONE),
117  PAD_CFG_NF(GPP_D15, NONE, DEEP, NF1), // SML1_DATA
118  PAD_NC(GPP_D16, NONE),
119  PAD_NC(GPP_D17, NONE),
120  PAD_NC(GPP_D18, NONE),
121  PAD_NC(GPP_D19, NONE),
122  PAD_NC(GPP_D20, NONE),
123  PAD_NC(GPP_D21, NONE),
124  PAD_NC(GPP_D22, NONE),
125  PAD_NC(GPP_D23, NONE),
126 
127  /* ------- GPIO Group GPP_E ------- */
128  PAD_NC(GPP_E0, NONE),
129  PAD_CFG_NF(GPP_E1, UP_20K, DEEP, NF1), // SATAGP1
130  PAD_NC(GPP_E2, NONE),
131  PAD_CFG_GPI(GPP_E3, NONE, DEEP), // SMI#
132  PAD_CFG_GPI(GPP_E4, NONE, DEEP), // DEVSLP0
133  PAD_CFG_NF(GPP_E5, NONE, PWROK, NF1), // DEVSLP1
134  PAD_NC(GPP_E6, NONE),
135  PAD_NC(GPP_E7, NONE),
136  PAD_CFG_NF(GPP_E8, NONE, DEEP, NF1), // SATA_LED#
137  PAD_CFG_GPI(GPP_E9, NONE, DEEP), // USB_OC0#
138  PAD_CFG_GPI(GPP_E10, NONE, DEEP), // USB_OC1#
139  PAD_CFG_GPI(GPP_E11, NONE, DEEP), // USB_OC2#
140  PAD_CFG_GPI(GPP_E12, NONE, DEEP), // USB_OC3#
141 
142  /* ------- GPIO Group GPP_F ------- */
143  PAD_NC(GPP_F0, NONE),
144  PAD_NC(GPP_F1, NONE),
145  PAD_CFG_GPO(GPP_F2, 1, PLTRST), // LAN_RTD3#
146  PAD_CFG_GPO(GPP_F3, 1, DEEP), // GPP_LAN_RST#
147  PAD_CFG_GPO(GPP_F4, 1, DEEP), // SATA_PWR_EN
148  PAD_CFG_GPO(GPP_F5, 1, DEEP), // 1P05_CTRL
149  PAD_NC(GPP_F6, NONE),
150  PAD_NC(GPP_F7, NONE),
151  //PAD_CFG_GPO(GPP_F8, 1, DEEP), // DGPU_RST#_PCH
152  //PAD_CFG_GPO(GPP_F9, 1, DEEP), // DGPU_PWR_EN
153  PAD_CFG_GPI(GPP_F10, NONE, DEEP), // BIOS_REC
154  PAD_CFG_GPI(GPP_F11, NONE, DEEP), // PCH_RSVD
155  PAD_CFG_GPO(GPP_F12, 1, DEEP), // PCH_WLAN_EN
156  PAD_NC(GPP_F13, NONE),
157  PAD_NC(GPP_F14, NONE),
158  PAD_CFG_GPI(GPP_F15, NONE, DEEP), // SKTOCC#
159  PAD_NC(GPP_F16, NONE),
160  PAD_CFG_GPO(GPP_F17, 1, DEEP), // SB_BLON
161  PAD_NC(GPP_F18, NONE),
162  //PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1), // NB_ENAVDD
163  PAD_CFG_NF(GPP_F20, NONE, DEEP, NF1), // BLON
164  PAD_CFG_NF(GPP_F21, NONE, DEEP, NF1), // EDP_BRIGHTNESS
165  PAD_NC(GPP_F22, NONE), // VNN_CTRL
166  PAD_NC(GPP_F23, NONE),
167 
168  /* ------- GPIO Group GPP_G ------- */
169  PAD_NC(GPP_G0, NONE),
170  PAD_CFG_GPI(GPP_G1, NONE, DEEP), // CNVI_DET#
171  PAD_NC(GPP_G2, NONE),
172  PAD_NC(GPP_G3, NONE),
173  PAD_NC(GPP_G4, NONE),
174  PAD_NC(GPP_G5, NONE),
175  PAD_NC(GPP_G6, NONE),
176  PAD_NC(GPP_G7, NONE),
177  PAD_NC(GPP_G8, NONE),
178  PAD_CFG_GPI(GPP_G9, NONE, DEEP), // GPP_G9
179  PAD_NC(GPP_G10, NONE),
180  PAD_CFG_GPI(GPP_G11, NONE, DEEP), // GPP_G11
181  PAD_NC(GPP_G12, NONE),
182  _PAD_CFG_STRUCT(GPP_G13, 0x44001300, 0x3c00), // GPP_G13
183  PAD_NC(GPP_G14, NONE),
184  PAD_NC(GPP_G15, NONE),
185 
186  /* ------- GPIO Group GPP_H ------- */
187  PAD_NC(GPP_H0, NONE),
188  PAD_CFG_NF(GPP_H1, NONE, DEEP, NF1), // CARD_CLKREQ7#
189  PAD_CFG_NF(GPP_H2, NONE, DEEP, NF1), // WLAN_CLKREQ8#
190  PAD_CFG_NF(GPP_H3, NONE, DEEP, NF1), // SSD1_CLKREQ9#
191  PAD_NC(GPP_H4, NONE),
192  PAD_NC(GPP_H5, NONE),
193  PAD_CFG_GPI(GPP_H6, NONE, DEEP), // SB_KBCRST#
194  PAD_NC(GPP_H7, NONE),
195  PAD_NC(GPP_H8, NONE),
196  PAD_NC(GPP_H9, NONE),
197  PAD_CFG_GPI(GPP_H10, NONE, DEEP), // SML_2CLK
198  PAD_CFG_GPI(GPP_H11, NONE, DEEP), // SML_2DATA
199  PAD_CFG_GPI(GPP_H12, NONE, DEEP), // SML_2ALERT#
200  PAD_CFG_GPI(GPP_H13, NONE, DEEP), // SML_3CLK
201  PAD_CFG_GPI(GPP_H14, NONE, DEEP), // SML_3DATA
202  PAD_CFG_GPI(GPP_H15, NONE, PLTRST), // SML_3ALERT#
203  PAD_CFG_GPI(GPP_H16, NONE, DEEP), // SML_4CLK
204  PAD_CFG_GPO(GPP_H17, 1, DEEP), // SSD2_PWR_EN#
205  PAD_CFG_GPI(GPP_H18, NONE, DEEP), // SML_4ALERT#
206  PAD_CFG_GPI(GPP_H19, NONE, DEEP), // PCH_FLASH_I2C_SDA
207  PAD_CFG_GPI(GPP_H20, NONE, DEEP), // PCH_FLASH_I2C_SCL
208  PAD_NC(GPP_H21, NONE),
209  PAD_NC(GPP_H22, NONE),
210  PAD_CFG_GPO(GPP_H23, 1, DEEP), // M2_SSD_RST#
211 
212  /* ------- GPIO Group GPP_I ------- */
213  PAD_CFG_NF(GPP_I0, NONE, PWROK, NF1), // PMC_ALERT#
214  PAD_CFG_GPI(GPP_I1, NONE, DEEP), // GPU_EVENT#
215  PAD_NC(GPP_I2, NONE),
216  PAD_NC(GPP_I3, NONE),
217  PAD_NC(GPP_I4, NONE),
218  PAD_CFG_NF(GPP_I5, NONE, DEEP, NF1), // HDMI_CTRLCLK
219  PAD_CFG_NF(GPP_I6, NONE, DEEP, NF1), // HDMI_CTRLDATA
220  PAD_NC(GPP_I7, NONE),
221  PAD_NC(GPP_I8, NONE),
222  PAD_CFG_GPO(GPP_I9, 1, DEEP), // M2_SSD2_RST#
223  PAD_NC(GPP_I10, NONE),
224  PAD_CFG_GPI(GPP_I11, NONE, PLTRST), // USB_OC4#
225  PAD_CFG_GPI(GPP_I12, NONE, PLTRST), // USB_OC5#
226  PAD_CFG_GPI(GPP_I13, NONE, PLTRST), // USB_OC6#
227  PAD_CFG_GPI(GPP_I14, NONE, PLTRST), // USB_OC7#
228 
229  /* ------- GPIO Group GPP_J ------- */
230  PAD_CFG_NF(GPP_J0, NONE, DEEP, NF1), // CNVI_GNSS_PA_BLANKING
231  PAD_CFG_NF(GPP_J1, NONE, DEEP, NF1), // CPU_C10_GATE#
232  PAD_CFG_NF(GPP_J2, NONE, DEEP, NF1), // CNVI_BRI_DT
233  PAD_CFG_NF(GPP_J3, UP_20K, DEEP, NF1), // CNVI_BRI_RSP
234  PAD_CFG_NF(GPP_J4, NONE, DEEP, NF1), // CNVI_RGI_DT
235  PAD_CFG_NF(GPP_J5, UP_20K, DEEP, NF1), // CNVI_RGI_RSP
236  PAD_CFG_NF(GPP_J6, NONE, DEEP, NF1), // CNVI_MFUART2_RXD
237  PAD_CFG_NF(GPP_J7, NONE, DEEP, NF1), // CNVI_MFUART2_TXD
238  PAD_CFG_GPI(GPP_J8, NONE, PLTRST), // GPIO4_GC6_NVDD_EN_R
239  PAD_NC(GPP_J9, NONE),
240 
241  /* ------- GPIO Group GPP_K ------- */
242  PAD_CFG_GPO(GPP_K0, 0, DEEP), // DGPU_OVRM
243  PAD_NC(GPP_K1, NONE),
244  PAD_CFG_GPI(GPP_K2, NONE, DEEP), // DGPU_PWRGD_R
245  PAD_NC(GPP_K3, NONE),
246  PAD_NC(GPP_K4, NONE),
247  PAD_NC(GPP_K5, NONE),
248  PAD_CFG_NF(GPP_K6, NONE, DEEP, NF1), // EDP_HPD
249  PAD_CFG_NF(GPP_K7, NONE, DEEP, NF1), // HDMI_HPD
250  PAD_CFG_NF(GPP_K8, NONE, DEEP, NF1), // VCCIN_AUX_VID0
251  PAD_CFG_NF(GPP_K9, NONE, DEEP, NF1), // VCCIN_AUX_VID1
252  _PAD_CFG_STRUCT(GPP_K10, 0x46880100, 0x0000), // DGPU_MDP_HPD
253  PAD_CFG_GPI(GPP_K11, DN_20K, DEEP), // GC6_FB_EN_PCH
254 
255  /* ------- GPIO Group GPP_R ------- */
256  PAD_CFG_NF(GPP_R0, NONE, DEEP, NF1), // HDA_BITCLK
257  PAD_CFG_NF(GPP_R1, NATIVE, DEEP, NF1), // HDA_SYNC
258  PAD_CFG_NF(GPP_R2, NATIVE, DEEP, NF1), // HDA_SDOUT / ME_WE
259  PAD_CFG_NF(GPP_R3, NATIVE, DEEP, NF1), // HDA_SDIN0
260  PAD_CFG_NF(GPP_R4, NONE, DEEP, NF1), // AZ_RST#_R
261  PAD_NC(GPP_R5, NONE),
262  PAD_NC(GPP_R6, NONE),
263  PAD_NC(GPP_R7, NONE), // 100k pull-down
264  PAD_NC(GPP_R8, NONE),
265  PAD_NC(GPP_R9, NONE),
266  PAD_NC(GPP_R10, NONE),
267  PAD_NC(GPP_R11, NONE),
268  PAD_CFG_GPI_INT(GPP_R12, NONE, PLTRST, LEVEL), // TP_ATTN#
269  PAD_NC(GPP_R13, NONE),
270  PAD_NC(GPP_R14, NONE),
271  PAD_NC(GPP_R15, NONE),
272  PAD_NC(GPP_R16, NONE),
273  PAD_NC(GPP_R17, NONE),
274  PAD_NC(GPP_R18, NONE),
275  PAD_NC(GPP_R19, NONE),
276 
277  /* ------- GPIO Group GPP_S ------- */
278  PAD_NC(GPP_S0, NONE),
279  PAD_NC(GPP_S1, NONE),
280  PAD_NC(GPP_S2, NONE),
281  PAD_NC(GPP_S3, NONE),
282  PAD_NC(GPP_S4, NONE),
283  PAD_NC(GPP_S5, NONE),
284  PAD_CFG_GPI(GPP_S6, NONE, DEEP), // DMIC_CLK_PCH
285  PAD_CFG_GPI(GPP_S7, NONE, DEEP), // DMIC_DAT_PCH
286 };
287 
288 #endif /* VARIANT_GPIO_H */
#define GPD11
#define GPP_A4
#define GPP_H22
#define GPP_C15
#define GPD3
#define GPP_H20
#define GPP_B6
Definition: gpio_soc_defs.h:59
#define GPP_H19
#define GPP_D1
#define GPD9
#define GPP_C2
#define GPP_D10
#define GPP_D8
#define GPP_D17
#define GPP_E3
#define GPP_F21
#define GPP_C12
#define GPP_F12
#define GPP_F16
#define GPP_S4
#define GPP_H15
#define GPP_H16
#define GPP_R4
#define GPP_E0
#define GPP_R7
#define GPP_F6
#define GPP_H18
#define GPP_D14
#define GPP_B1
Definition: gpio_soc_defs.h:54
#define GPP_F20
#define GPP_S0
#define GPP_F23
#define GPP_C5
#define GPP_H11
#define GPP_A14
#define GPP_B12
Definition: gpio_soc_defs.h:65
#define GPP_H17
#define GPP_D12
#define GPP_S5
#define GPP_B16
Definition: gpio_soc_defs.h:69
#define GPP_A5
#define GPP_B2
Definition: gpio_soc_defs.h:55
#define GPP_D7
#define GPP_R3
#define GPP_B13
Definition: gpio_soc_defs.h:66
#define GPP_E6
#define GPP_F0
#define GPP_D6
#define GPP_D2
#define GPP_H12
#define GPP_H6
#define GPP_C9
#define GPP_H2
#define GPP_C22
#define GPP_R6
#define GPP_H9
#define GPD0
#define GPP_D9
#define GPP_R0
#define GPP_F5
#define GPP_B15
Definition: gpio_soc_defs.h:68
#define GPP_A2
#define GPP_H21
#define GPP_C23
#define GPP_H13
#define GPP_C8
#define GPP_S7
#define GPP_D11
#define GPP_H7
#define GPP_A6
#define GPP_H1
#define GPP_C11
#define GPP_H14
#define GPP_D5
#define GPP_B22
Definition: gpio_soc_defs.h:75
#define GPP_C18
#define GPP_F9
#define GPP_S3
#define GPP_C13
#define GPP_E9
#define GPP_C17
#define GPP_E8
#define GPP_A7
#define GPP_E5
#define GPP_A0
#define GPD7
#define GPP_B8
Definition: gpio_soc_defs.h:61
#define GPP_S1
#define GPP_C20
#define GPP_B20
Definition: gpio_soc_defs.h:73
#define GPP_F1
#define GPP_F17
#define GPP_A12
#define GPP_F15
#define GPP_D4
#define GPP_C10
#define GPP_C6
#define GPD2
#define GPP_F10
#define GPP_A3
#define GPP_E7
#define GPP_C16
#define GPP_F7
#define GPD1
#define GPP_F13
#define GPP_C4
#define GPP_D18
#define GPP_S6
#define GPP_B19
Definition: gpio_soc_defs.h:72
#define GPP_E2
#define GPP_H0
#define GPP_H5
#define GPP_C21
#define GPP_R2
#define GPP_B9
Definition: gpio_soc_defs.h:62
#define GPD10
#define GPP_F14
#define GPP_H3
#define GPP_F4
#define GPP_A10
#define GPP_A8
#define GPP_D0
#define GPP_A1
#define GPP_B14
Definition: gpio_soc_defs.h:67
#define GPP_B11
Definition: gpio_soc_defs.h:64
#define GPP_D13
#define GPP_B18
Definition: gpio_soc_defs.h:71
#define GPP_B5
Definition: gpio_soc_defs.h:58
#define GPP_B0
Definition: gpio_soc_defs.h:53
#define GPP_A11
#define GPP_R5
#define GPP_C14
#define GPP_A9
#define GPP_E10
#define GPP_F8
#define GPP_C19
#define GPD8
#define GPP_A13
#define GPP_S2
#define GPP_B23
Definition: gpio_soc_defs.h:76
#define GPP_B10
Definition: gpio_soc_defs.h:63
#define GPP_D19
#define GPP_C1
#define GPP_F2
#define GPP_E11
#define GPD6
#define GPP_F18
#define GPP_B3
Definition: gpio_soc_defs.h:56
#define GPP_F22
#define GPP_D15
#define GPP_F11
#define GPP_B21
Definition: gpio_soc_defs.h:74
#define GPD4
#define GPP_B4
Definition: gpio_soc_defs.h:57
#define GPP_D16
#define GPP_F3
#define GPP_H10
#define GPP_C3
#define GPP_E12
#define GPP_B17
Definition: gpio_soc_defs.h:70
#define GPP_E4
#define GPP_C0
#define GPD5
#define GPP_E1
#define GPP_H8
#define GPP_F19
#define GPP_H4
#define GPP_H23
#define GPP_B7
Definition: gpio_soc_defs.h:60
#define GPP_C7
#define GPP_D3
#define GPP_R1
#define GPP_D23
#define GPP_G1
Definition: gpio_soc_defs.h:89
#define GPP_G7
Definition: gpio_soc_defs.h:95
#define GPP_D22
#define GPP_G4
Definition: gpio_soc_defs.h:92
#define GPP_G2
Definition: gpio_soc_defs.h:90
#define GPP_D21
#define GPP_G6
Definition: gpio_soc_defs.h:94
#define GPP_G0
Definition: gpio_soc_defs.h:88
#define GPP_D20
#define GPP_G3
Definition: gpio_soc_defs.h:91
#define GPP_G5
Definition: gpio_soc_defs.h:93
#define GPP_G8
Definition: gpio_soc_defs.h:90
#define GPP_G12
Definition: gpio_soc_defs.h:94
#define GPP_G15
Definition: gpio_soc_defs.h:97
#define GPP_G11
Definition: gpio_soc_defs.h:93
#define GPP_G13
Definition: gpio_soc_defs.h:95
#define GPP_G14
Definition: gpio_soc_defs.h:96
#define GPP_G10
Definition: gpio_soc_defs.h:92
#define GPP_G9
Definition: gpio_soc_defs.h:91
#define GPP_K4
#define GPP_I12
#define GPP_I5
#define GPP_J7
#define GPP_J4
#define GPP_K2
#define GPP_K9
#define GPP_J5
#define GPP_I10
#define GPP_J8
#define GPP_J0
#define GPP_J2
#define GPP_J9
#define GPP_I8
#define GPP_J1
#define GPP_J6
#define GPP_I7
#define GPP_I3
#define GPP_I6
#define GPP_K7
#define GPP_I11
#define GPP_I9
#define GPP_K11
#define GPP_K1
#define GPP_I13
#define GPP_I2
#define GPP_J3
#define GPP_I0
#define GPP_K10
#define GPP_K5
#define GPP_K6
#define GPP_K0
#define GPP_I14
#define GPP_I4
#define GPP_K3
#define GPP_I1
#define GPP_K8
#define GPP_R14
#define GPP_R11
#define GPD12
#define GPP_R10
#define GPP_R15
#define GPP_R18
#define GPP_R12
#define GPP_R16
#define GPP_R8
#define GPP_R17
#define GPP_R13
#define GPP_R19
#define GPP_R9
static const struct pad_config gpio_table[]
Definition: gpio.h:16
static const struct pad_config early_gpio_table[]
Definition: gpio.h:8
#define PAD_NC(pin)
Definition: gpio_defs.h:263
#define PAD_CFG_GPI(pad, pull, rst)
Definition: gpio_defs.h:284
#define _PAD_CFG_STRUCT(__pad, __config0, __config1)
Definition: gpio_defs.h:166
#define PAD_CFG_NF(pad, pull, rst, func)
Definition: gpio_defs.h:197
#define PAD_CFG_GPI_INT(pad, pull, rst, trig)
Definition: gpio_defs.h:348
#define PAD_CFG_GPO(pad, val, rst)
Definition: gpio_defs.h:247