coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
early_init.c
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 
3 #include <arch/hpet.h>
4 #include <stdint.h>
10 #include "ec/compal/ene932/ec.h"
11 
13 {
14  /*
15  * GFX INTA -> PIRQA (MSI)
16  * D28IP_P2IP WLAN INTA -> PIRQB
17  * D28IP_P3IP ETH0 INTC -> PIRQD
18  * D29IP_E1P EHCI1 INTA -> PIRQE
19  * D26IP_E2P EHCI2 INTA -> PIRQE
20  * D31IP_SIP SATA INTA -> PIRQF (MSI)
21  * D31IP_SMIP SMBUS INTB -> PIRQG
22  * D31IP_TTIP THRT INTC -> PIRQH
23  * D27IP_ZIP HDA INTA -> PIRQG (MSI)
24  *
25  * Trackpad DVT PIRQA (16)
26  * Trackpad DVT PIRQE (20)
27  */
28 
29  /* Device interrupt pin register (board specific) */
30  RCBA32(D31IP) = (INTC << D31IP_TTIP) | (NOINT << D31IP_SIP2) |
31  (INTB << D31IP_SMIP) | (INTA << D31IP_SIP);
32  RCBA32(D30IP) = (NOINT << D30IP_PIP);
33  RCBA32(D29IP) = (INTA << D29IP_E1P);
34  RCBA32(D28IP) = (NOINT << D28IP_P1IP) | (INTA << D28IP_P2IP) |
35  (INTC << D28IP_P3IP) | (NOINT << D28IP_P4IP) |
36  (NOINT << D28IP_P5IP) | (NOINT << D28IP_P6IP) |
37  (NOINT << D28IP_P7IP) | (NOINT << D28IP_P8IP);
38  RCBA32(D27IP) = (INTA << D27IP_ZIP);
39  RCBA32(D26IP) = (INTA << D26IP_E2P);
40  RCBA32(D25IP) = (NOINT << D25IP_LIP);
42 
43  /* Device interrupt route registers */
51 }
52 
54 {
55  struct pei_data pei_data_template = {
57  .mchbar = CONFIG_FIXED_MCHBAR_MMIO_BASE,
58  .dmibar = CONFIG_FIXED_DMIBAR_MMIO_BASE,
59  .epbar = CONFIG_FIXED_EPBAR_MMIO_BASE,
60  .pciexbar = CONFIG_ECAM_MMCONF_BASE_ADDRESS,
61  .smbusbar = CONFIG_FIXED_SMBUS_IO_BASE,
62  .wdbbar = 0x4000000,
63  .wdbsize = 0x1000,
64  .hpet_address = HPET_BASE_ADDRESS,
65  .rcba = (uintptr_t)DEFAULT_RCBA,
68  .thermalbase = 0xfed08000,
69  .system_type = 0, // 0 Mobile, 1 Desktop/Server
70  .tseg_size = CONFIG_SMM_TSEG_SIZE,
71  .spd_addresses = { 0xA0, 0x00, 0xA4, 0x00 },
72  .ts_addresses = { 0x00, 0x00, 0x00, 0x00 },
73  .ec_present = 1,
74  .max_ddr3_freq = 1600,
75  .usb_port_config = {
76  /* Empty and onboard Ports 0-7, set to un-used pin OC3 */
77  { 0, 3, 0x0000 }, /* P0: Empty */
78  { 1, 0, 0x0040 }, /* P1: Left USB 1 (OC0) */
79  { 1, 1, 0x0040 }, /* P2: Left USB 2 (OC1) */
80  { 1, 1, 0x0040 }, /* P3: Left USB 3 (OC1) */
81  { 0, 3, 0x0000 }, /* P4: Empty */
82  { 0, 3, 0x0000 }, /* P5: Empty */
83  { 0, 3, 0x0000 }, /* P6: Empty */
84  { 0, 3, 0x0000 }, /* P7: Empty */
85  /* Empty and onboard Ports 8-13, set to un-used pin OC4 */
86  { 1, 4, 0x0040 }, /* P8: MiniPCIe (WLAN) (no OC) */
87  { 0, 4, 0x0000 }, /* P9: Empty */
88  { 1, 4, 0x0040 }, /* P10: Camera (no OC) */
89  { 0, 4, 0x0000 }, /* P11: Empty */
90  { 0, 4, 0x0000 }, /* P12: Empty */
91  { 0, 4, 0x0000 }, /* P13: Empty */
92  },
93  };
94  *pei_data = pei_data_template;
95 }
96 
98  /* enabled power USB oc pin */
99  { 0, 0, -1 }, /* P0: Empty */
100  { 1, 0, 0 }, /* P1: Left USB 1 (OC0) */
101  { 1, 0, 1 }, /* P2: Left USB 2 (OC1) */
102  { 1, 0, 1 }, /* P3: Left USB 3 (OC1) */
103  { 0, 0, -1 }, /* P4: Empty */
104  { 0, 0, -1 }, /* P5: Empty */
105  { 0, 0, -1 }, /* P6: Empty */
106  { 0, 0, -1 }, /* P7: Empty */
107  /* Empty and onboard Ports 8-13, set to un-used pin OC4 */
108  { 1, 0, -1 }, /* P8: MiniPCIe (WLAN) (no OC) */
109  { 0, 0, -1 }, /* P9: Empty */
110  { 1, 0, -1 }, /* P10: Camera (no OC) */
111  { 0, 0, -1 }, /* P11: Empty */
112  { 0, 0, -1 }, /* P12: Empty */
113  { 0, 0, -1 }, /* P13: Empty */
114 };
115 
116 void mainboard_get_spd(spd_raw_data *spd, bool id_only)
117 {
118  read_spd(&spd[0], 0x50, id_only);
119  read_spd(&spd[2], 0x52, id_only);
120 }
121 
122 int mainboard_should_reset_usb(int s3resume)
123 {
124  return !s3resume;
125 }
#define HPET_BASE_ADDRESS
Definition: hpet.h:6
#define PIRQH
Definition: irq.h:101
#define PIRQC
Definition: irq.h:96
#define PIRQA
Definition: irq.h:94
#define PIRQD
Definition: irq.h:97
#define PIRQB
Definition: irq.h:95
#define PIRQF
Definition: irq.h:99
#define PIRQE
Definition: irq.h:98
#define PIRQG
Definition: irq.h:100
u8 spd_raw_data[256]
Definition: ddr3.h:156
#define DEFAULT_PMBASE
Definition: iomap.h:14
void mainboard_late_rcba_config(void)
Definition: early_init.c:6
void mainboard_get_spd(spd_raw_data *spd, bool id_only)
Definition: early_init.c:25
const struct southbridge_usb_port mainboard_usb_ports[]
Definition: early_init.c:8
void mainboard_fill_pei_data(struct pei_data *pei)
Definition: early_init.c:58
int mainboard_should_reset_usb(int s3resume)
Definition: early_init.c:53
#define PEI_VERSION
Definition: pei_data.h:9
void read_spd(spd_raw_data *spd, u8 addr, bool id_only)
Definition: raminit.c:138
#define D28IP_P3IP
Definition: rcba.h:71
#define D31IP_TTIP
Definition: rcba.h:57
#define D25IP
Definition: rcba.h:78
#define D31IR
Definition: rcba.h:87
#define D22IP
Definition: rcba.h:80
#define D26IR
Definition: rcba.h:92
#define D31IP_SMIP
Definition: rcba.h:59
#define D28IR
Definition: rcba.h:90
#define INTA
Definition: rcba.h:21
#define D26IP_E2P
Definition: rcba.h:77
#define D31IP
Definition: rcba.h:56
#define D28IP_P5IP
Definition: rcba.h:69
#define D31IP_SIP2
Definition: rcba.h:58
#define D30IP_PIP
Definition: rcba.h:62
#define D22IR
Definition: rcba.h:95
#define D28IP_P8IP
Definition: rcba.h:66
#define D29IP
Definition: rcba.h:63
#define D25IR
Definition: rcba.h:93
#define D28IP_P6IP
Definition: rcba.h:68
#define DIR_ROUTE(a, b, c, d)
Definition: rcba.h:116
#define D29IR
Definition: rcba.h:89
#define D25IP_LIP
Definition: rcba.h:79
#define D27IP
Definition: rcba.h:74
#define D27IP_ZIP
Definition: rcba.h:75
#define D27IR
Definition: rcba.h:91
#define NOINT
Definition: rcba.h:20
#define D28IP_P4IP
Definition: rcba.h:70
#define D28IP_P2IP
Definition: rcba.h:72
#define D30IP
Definition: rcba.h:61
#define INTC
Definition: rcba.h:23
#define D26IP
Definition: rcba.h:76
#define D28IP_P1IP
Definition: rcba.h:73
#define D28IP_P7IP
Definition: rcba.h:67
#define D29IP_E1P
Definition: rcba.h:64
#define D28IP
Definition: rcba.h:65
#define D31IP_SIP
Definition: rcba.h:60
#define INTB
Definition: rcba.h:22
#define D22IP_MEI1IP
Definition: rcba.h:84
#define DEFAULT_GPIOBASE
Definition: pch.h:22
#define DEFAULT_RCBA
Definition: rcba.h:6
#define RCBA32(x)
Definition: rcba.h:14
static u16 pmbase
Definition: smi.c:27
unsigned long uintptr_t
Definition: stdint.h:21
uint8_t spd_addresses[4]
Definition: pei_data.h:60
uint32_t tseg_size
Definition: pei_data.h:59
uint32_t system_type
Definition: pei_data.h:58
uint32_t gpiobase
Definition: pei_data.h:55
uint32_t pei_version
Definition: pei_data.h:43
uint32_t thermalbase
Definition: pei_data.h:33