coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
early_pch.c
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 
3 #include <device/device.h>
4 #include <device/pci_def.h>
5 #include <device/pci_ops.h>
6 #include <device/smbus_host.h>
7 #include <soc/iomap.h>
8 #include <soc/lpc.h>
9 #include <soc/pch.h>
10 #include <soc/pci_devs.h>
11 #include <soc/pm.h>
12 #include <soc/rcba.h>
13 #include <soc/romstage.h>
15 
16 static void pch_route_interrupts(void)
17 {
18  /*
19  * GFX INTA -> PIRQA (MSI)
20  * D28IP_P1IP PCIE INTA -> PIRQA
21  * D29IP_E1P EHCI INTA -> PIRQD
22  * D20IP_XHCI XHCI INTA -> PIRQC (MSI)
23  * D31IP_SIP SATA INTA -> PIRQF (MSI)
24  * D31IP_SMIP SMBUS INTB -> PIRQG
25  * D31IP_TTIP THRT INTC -> PIRQA
26  * D27IP_ZIP HDA INTA -> PIRQG (MSI)
27  */
28 
29  /* Device interrupt pin register (board specific) */
30  RCBA32(D31IP) = (INTC << D31IP_TTIP) | (NOINT << D31IP_SIP2) |
31  (INTB << D31IP_SMIP) | (INTA << D31IP_SIP);
32  RCBA32(D29IP) = (INTA << D29IP_E1P);
33  RCBA32(D28IP) = (INTA << D28IP_P1IP) | (INTC << D28IP_P3IP) |
34  (INTB << D28IP_P4IP);
35  RCBA32(D27IP) = (INTA << D27IP_ZIP);
36  RCBA32(D26IP) = (INTA << D26IP_E2P);
38  RCBA32(D20IP) = (INTA << D20IP_XHCI);
39 
40  /* Device interrupt route registers */
41  RCBA32(D31IR) = DIR_ROUTE(PIRQG, PIRQC, PIRQB, PIRQA); /* LPC */
42  RCBA32(D29IR) = DIR_ROUTE(PIRQD, PIRQD, PIRQD, PIRQD); /* EHCI */
43  RCBA32(D28IR) = DIR_ROUTE(PIRQA, PIRQB, PIRQC, PIRQD); /* PCIE */
44  RCBA32(D27IR) = DIR_ROUTE(PIRQG, PIRQG, PIRQG, PIRQG); /* HDA */
45  RCBA32(D23IR) = DIR_ROUTE(PIRQH, PIRQH, PIRQH, PIRQH); /* SDIO */
46  RCBA32(D22IR) = DIR_ROUTE(PIRQA, PIRQA, PIRQA, PIRQA); /* ME */
47  RCBA32(D21IR) = DIR_ROUTE(PIRQE, PIRQF, PIRQF, PIRQF); /* SIO */
48  RCBA32(D20IR) = DIR_ROUTE(PIRQC, PIRQC, PIRQC, PIRQC); /* XHCI */
49 }
50 
51 static void pch_enable_lpc(void)
52 {
53  /* Lookup device tree in romstage */
54  const struct device *const dev = pcidev_on_root(0x1f, 0);
55 
56  if (!dev || !dev->chip_info)
57  return;
58 
59  const struct soc_intel_broadwell_pch_config *config = dev->chip_info;
60 
65 }
66 
67 void pch_early_init(void)
68 {
70 
72 
73  enable_smbus();
74 
75  /* 8.14 Additional PCI Express Programming Steps, step #1 */
76  pci_and_config32(_PCH_DEV(PCIE, 0), 0xf4, ~0x60);
77  pci_or_config32(_PCH_DEV(PCIE, 0), 0xf4, 0x80);
78  pci_or_config32(_PCH_DEV(PCIE, 0), 0xe2, 0x30);
79 }
#define PIRQH
Definition: irq.h:101
#define PIRQC
Definition: irq.h:96
#define PIRQA
Definition: irq.h:94
#define PIRQD
Definition: irq.h:97
#define PIRQB
Definition: irq.h:95
#define PIRQF
Definition: irq.h:99
#define PIRQE
Definition: irq.h:98
#define PIRQG
Definition: irq.h:100
DEVTREE_CONST struct device * pcidev_on_root(uint8_t dev, uint8_t fn)
Definition: device_const.c:260
static __always_inline void pci_or_config32(const struct device *dev, u16 reg, u32 ormask)
Definition: pci_ops.h:191
static __always_inline void pci_write_config32(const struct device *dev, u16 reg, u32 val)
Definition: pci_ops.h:76
static __always_inline void pci_and_config32(const struct device *dev, u16 reg, u32 andmask)
Definition: pci_ops.h:158
enum board_config config
Definition: memory.c:448
static void enable_smbus(void)
Definition: smbus_host.h:34
#define PCH_DEV_LPC
Definition: pci_devs.h:224
#define _PCH_DEV(slot, func)
Definition: pci_devs.h:14
#define LPC_GEN1_DEC
Definition: lpc.h:47
#define LPC_GEN2_DEC
Definition: lpc.h:48
#define LPC_GEN3_DEC
Definition: lpc.h:49
#define LPC_GEN4_DEC
Definition: lpc.h:50
#define D28IP_P3IP
Definition: rcba.h:71
#define D31IP_TTIP
Definition: rcba.h:57
#define D20IR
Definition: rcba.h:96
#define D31IR
Definition: rcba.h:87
#define D22IP
Definition: rcba.h:80
#define D31IP_SMIP
Definition: rcba.h:59
#define D28IR
Definition: rcba.h:90
#define INTA
Definition: rcba.h:21
#define D26IP_E2P
Definition: rcba.h:77
#define D31IP
Definition: rcba.h:56
#define D31IP_SIP2
Definition: rcba.h:58
#define D22IR
Definition: rcba.h:95
#define D20IP_XHCI
Definition: rcba.h:86
#define D29IP
Definition: rcba.h:63
#define DIR_ROUTE(a, b, c, d)
Definition: rcba.h:116
#define D29IR
Definition: rcba.h:89
#define D27IP
Definition: rcba.h:74
#define D27IP_ZIP
Definition: rcba.h:75
#define D27IR
Definition: rcba.h:91
#define NOINT
Definition: rcba.h:20
#define D28IP_P4IP
Definition: rcba.h:70
#define D20IP
Definition: rcba.h:85
#define D23IR
Definition: rcba.h:94
#define INTC
Definition: rcba.h:23
#define D26IP
Definition: rcba.h:76
#define D28IP_P1IP
Definition: rcba.h:73
#define D21IR
Definition: rcba.h:97
#define D29IP_E1P
Definition: rcba.h:64
#define D28IP
Definition: rcba.h:65
#define D31IP_SIP
Definition: rcba.h:60
#define INTB
Definition: rcba.h:22
#define D22IP_MEI1IP
Definition: rcba.h:84
void pch_early_init(void)
Definition: early_pch.c:67
static void pch_enable_lpc(void)
Definition: early_pch.c:51
static void pch_route_interrupts(void)
Definition: early_pch.c:16
#define RCBA32(x)
Definition: rcba.h:14
Definition: device.h:107
DEVTREE_CONST void * chip_info
Definition: device.h:164