coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
gpio.c
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 
3 #include <baseboard/gpio.h>
4 #include <baseboard/variants.h>
5 #include <commonlib/helpers.h>
6 #include <variant/sku.h>
7 
8 /* Pad configuration in ramstage */
9 /* Leave eSPI pins untouched from default settings */
10 static const struct pad_config gpio_table[] = {
11  /* A0 : RCIN# ==> NC(TP22) */
12  PAD_NC(GPP_A0, NONE),
13  /* A1 : ESPI_IO0 */
14  /* A2 : ESPI_IO1 */
15  /* A3 : ESPI_IO2 */
16  /* A4 : ESPI_IO3 */
17  /* A5 : ESPI_CS# */
18  /* A6 : SERIRQ ==> NC(TP24) */
19  PAD_NC(GPP_A6, NONE),
20  /* A7 : PIRQA# ==> NC(TP15) */
21  PAD_NC(GPP_A7, NONE),
22  /* A8 : CLKRUN# ==> NC(TP23) */
23  PAD_NC(GPP_A8, NONE),
24  /* A9 : ESPI_CLK */
25  /* A10 : CLKOUT_LPC1 ==> NC */
27  /* A11 : PME# ==> NC(TP46) */
29  /* A12 : BM_BUSY# ==> NC */
31  /* A13 : SUSWARN# ==> SUSWARN#_R */
32  PAD_CFG_NF(GPP_A13, NONE, DEEP, NF1),
33  /* A14 : ESPI_RESET# */
34  /* A15 : SUSACK# ==> SUSACK# */
35  PAD_CFG_NF(GPP_A15, NONE, DEEP, NF1),
36  /* A16 : SD_1P8_SEL ==> NC */
38  /* A17 : SD_PWR_EN# ==> NC */
40  /* A18 : ISH_GP0 ==> EMMC_RST#L_R_SOC (unstuffed) */
42  /* A19 : ISH_GP1 ==> NC */
44  /* A20 : ISH_GP2 ==> NC */
46  /* A21 : ISH_GP3 ==> NC */
48  /* A22 : ISH_GP4 ==> NC */
50  /* A23 : ISH_GP5 ==> PCH_SPK_EN */
51  PAD_CFG_GPO(GPP_A23, 1, DEEP),
52 
53  /* B0 : CORE_VID0 ==> NC(T3) */
54  PAD_NC(GPP_B0, NONE),
55  /* B1 : CORE_VID1 ==> NC(T4) */
56  PAD_NC(GPP_B1, NONE),
57  /* B2 : VRALERT# ==> NC */
58  PAD_NC(GPP_B2, NONE),
59  /* B3 : CPU_GP2 ==> TOUCHSCREEN_RST# */
60  PAD_CFG_GPO(GPP_B3, 0, DEEP),
61  /* B4 : CPU_GP3 ==> EN_PP3300_DX_TOUCHSCREEN */
62  PAD_CFG_GPO(GPP_B4, 0, DEEP),
63  /* B5 : SRCCLKREQ0# ==> NC */
64  PAD_NC(GPP_B5, NONE),
65  /* B6 : SRCCLKREQ1# ==> CLKREQ_PCIE#1 */
66  PAD_CFG_NF(GPP_B6, NONE, DEEP, NF1),
67  /* B7 : SRCCLKREQ2# ==> CLKREQ_PCIE#2 */
68  PAD_CFG_NF(GPP_B7, NONE, DEEP, NF1),
69  /* B8 : SRCCLKREQ3# ==> CLKREQ_PCIE#3 */
70  PAD_CFG_NF(GPP_B8, NONE, DEEP, NF1),
71  /* B9 : SRCCLKREQ4# ==> WLAN_PE_RST_AP */
72  PAD_CFG_GPO(GPP_B9, 0, RSMRST),
73  /* B10 : SRCCLKREQ5# ==> NC */
75  /* B11 : EXT_PWR_GATE# ==> NC */
77  /* B12 : SLP_S0# ==> PM_SLP_R_S0# */
78  PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1),
79  /* B13 : PLTRST# ==> PLT_RST#_PCH */
80  PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1),
81  /* B14 : SPKR ==> EC_GPP_B14 (rsvd for later) */
83  /* B15 : GSPI0_CS# ==> PCH_SPI_H1_3V3_CS# */
84  PAD_CFG_NF(GPP_B15, NONE, DEEP, NF1),
85  /* B16 : GSPI0_CLK ==> PCH_SPI_H1_3V3_CLK */
86  PAD_CFG_NF(GPP_B16, NONE, DEEP, NF1),
87  /* B17 : GSPI0_MISO ==> PCH_SPI_H1_3V3_MISO */
88  PAD_CFG_NF(GPP_B17, NONE, DEEP, NF1),
89  /* B18 : GSPI0_MOSI ==> PCH_SPI_H1_3V3_MOSI */
90  PAD_CFG_NF(GPP_B18, NONE, DEEP, NF1),
91  /* B19 : GSPI1_CS# ==> NC(TP26) */
93  /* B20 : GSPI1_CLK ==> NC(TP27) */
95  /* B21 : GSPI1_MISO ==> NC(TP28) */
97  /* B22 : GSPI1_MOSI ==> NC(TP30) */
99  /* B23 : SM1ALERT# ==> SOC_SML1ALERT# (unstuffed) */
100  PAD_NC(GPP_B23, NONE),
101 
102  /* C0 : SMBCLK ==> SOC_SMBCLK */
103  PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1),
104  /* C1 : SMBDATA ==> SOC_SMBDATA */
105  PAD_CFG_NF(GPP_C1, NONE, DEEP, NF1),
106  /* C2 : SMBALERT# ==> NC(TP917) */
107  PAD_NC(GPP_C2, NONE),
108  /* C4 : SML0DATA ==> NC */
109  PAD_NC(GPP_C4, NONE),
110  /* C5 : SML0ALERT# ==> SOC_SML0ALERT# (unstuffed) */
111  PAD_NC(GPP_C5, NONE),
112  /* C6 : SM1CLK ==> EC_IN_RW_OD */
113  PAD_CFG_GPI_GPIO_DRIVER(GPP_C6, UP_20K, DEEP),
114  /* C7 : SM1DATA ==> TRACKPAD_DISABLE# */
115  PAD_CFG_GPO(GPP_C7, 1, DEEP),
116  /* C8 : UART0_RXD ==> NC(TP31) */
117  PAD_NC(GPP_C8, NONE),
118  /* C9 : UART0_TXD ==> NC(TP32) */
119  PAD_NC(GPP_C9, NONE),
120  /* C10 : UART0_RTS# ==> EN_PP3300_DX_CAM1 */
121  PAD_CFG_GPO(GPP_C10, 1, DEEP),
122  /* C11 : UART0_CTS# ==> EN_PP3300_DX_CAM2 */
123  PAD_CFG_GPO(GPP_C11, 1, DEEP),
124  /* C12 : UART1_RXD ==> PCH_MEM_CONFIG0 */
126  /* C13 : UART1_TXD ==> PCH_MEM_CONFIG1 */
128  /* C14 : UART1_RTS# ==> PCH_MEM_CONFIG2 */
130  /* C15 : UART1_CTS# ==> PCH_MEM_CONFIG3 */
132  /* C16 : I2C0_SDA ==> I2C_0_SDA */
133  PAD_CFG_NF(GPP_C16, NONE, DEEP, NF1),
134  /* C17 : I2C0_SCL ==> I2C_0_SCL */
135  PAD_CFG_NF(GPP_C17, NONE, DEEP, NF1),
136  /* C18 : I2C1_SDA ==> I2C_1_SDA */
137  PAD_CFG_NF(GPP_C18, NONE, DEEP, NF1),
138  /* C19 : I2C1_SCL ==> I2C_1_SCL */
139  PAD_CFG_NF(GPP_C19, NONE, DEEP, NF1),
140  /* C20 : UART2_RXD ==> PCHRX_SERVOTX_UART */
141  PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1),
142  /* C21 : UART2_TXD ==> PCHTX_SERVORX_UART */
143  PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1),
144  /* C22 : UART2_RTS# ==> NC(TP926) */
145  PAD_NC(GPP_C22, NONE),
146  /* C23 : UART2_CTS# ==> PCH_WP */
147  PAD_CFG_GPI_GPIO_DRIVER(GPP_C23, UP_20K, DEEP),
148 
149  /* D0 : SPI1_CS# ==> DDR_CHB_EN (for debugging) */
150  PAD_NC(GPP_D0, NONE),
151  /* D1 : SPI1_CLK ==> PEN_IRQ# */
153  /* D2 : SPI1_MISO ==> PEN_PDCT# */
155  /* D3 : SPI1_MOSI ==> PEN_RST# */
156  PAD_CFG_GPO(GPP_D3, 0, DEEP),
157  /* D4 : FASHTRIG ==> NC */
158  PAD_NC(GPP_D4, NONE),
159  /* D5 : ISH_I2C0_SDA ==> NC */
160  PAD_NC(GPP_D5, NONE),
161  /* D6 : ISH_I2C0_SCL ==> NC */
162  PAD_NC(GPP_D6, NONE),
163  /* D7 : ISH_I2C1_SDA ==> NC */
164  PAD_NC(GPP_D7, NONE),
165  /* D8 : ISH_I2C1_SCL ==> NC */
166  PAD_NC(GPP_D8, NONE),
167  /* D9 : ISH_SPI_CS# ==> HP_IRQ_GPIO */
169  /* D10 : ISH_SPI_CLK ==> SINGLE_CHANNEL */
171  /* D11 : ISH_SPI_MISO ==> DCI_CLK (debug header) */
172  PAD_NC(GPP_D11, NONE),
173  /* D12 : ISH_SPI_MOSI ==> DCI_DATA (debug header) */
174  PAD_NC(GPP_D12, NONE),
175  /* D13 : ISH_UART0_RXD ==> H1_BOOT_UART_RX (unstuffed) */
176  PAD_NC(GPP_D13, NONE),
177  /* D14 : ISH_UART0_TXD ==> H1_BOOT_UART_TX (unstuffed) */
178  PAD_NC(GPP_D14, NONE),
179  /* D15 : ISH_UART0_RTS# ==> NC */
180  PAD_NC(GPP_D15, NONE),
181  /* D16 : ISH_UART0_CTS# ==> NC */
182  PAD_NC(GPP_D16, NONE),
183  /* D18 : DMIC_DATA1 ==> SOC_DMIC_DATA1_R */
184  PAD_CFG_NF(GPP_D18, NONE, DEEP, NF1),
185  /* D19 : DMIC_CLK0 ==> SOC_DMIC_CLK0_R */
186  PAD_CFG_NF(GPP_D19, NONE, DEEP, NF1),
187  /* D20 : DMIC_DATA0 ==> SOC_DMIC_DATA0_R */
188  PAD_CFG_NF(GPP_D20, NONE, DEEP, NF1),
189  /* D21 : SPI1_IO2 ==> DDR_CHA_EN (debugging) */
190  PAD_NC(GPP_D21, NONE),
191  /* D22 : SPI1_IO3 ==> BOOT_BEEP_OVERRIDE */
192  PAD_CFG_GPO(GPP_D22, 1, DEEP),
193  /* D23 : I2S_MCLK ==> I2S_1_MCLK */
194  PAD_CFG_NF(GPP_D23, NONE, DEEP, NF1),
195 
196  /* E0 : SATAXPCI0 ==> H1_PCH_INT_ODL */
197  PAD_CFG_GPI_APIC_LOW(GPP_E0, NONE, PLTRST),
198  /* E1 : SATAXPCIE1 ==> EMR_GARAGE_DET# - for wake event */
199  PAD_CFG_GPI_SCI(GPP_E1, NONE, DEEP, EDGE_SINGLE, INVERT),
200  /* E2 : SATAXPCIE2 ==> WLAN_OFF# */
201  PAD_CFG_GPO(GPP_E2, 1, DEEP),
202  /* E3 : CPU_GP0 ==> TRACKPAD_INT# */
204  /* E4 : SATA_DEVSLP0 ==> BT_OFF# */
205  PAD_CFG_GPO(GPP_E4, 1, DEEP),
206  /* E5 : SATA_DEVSLP1 ==> NC(TP928) */
207  PAD_NC(GPP_E5, NONE),
208  /* E6 : SATA_DEVSLP2 ==> NC(TP915) */
209  PAD_NC(GPP_E6, NONE),
210  /* E7 : CPU_GP1 ==> TOUCHSCREEN_INT# */
212  /* E8 : SATALED# ==> EMR_GARAGE_DET# - for notification */
214  /* E9 : USB2_OCO# ==> USB_C0_OC# */
215  PAD_CFG_NF(GPP_E9, NONE, DEEP, NF1),
216  /* E10 : USB2_OC1# ==> USB_C1_OC# */
217  PAD_CFG_NF(GPP_E10, NONE, DEEP, NF1),
218  /* E11 : USB2_OC2# ==> USB_A0_OC# */
219  PAD_CFG_NF(GPP_E11, NONE, DEEP, NF1),
220  /* E12 : USB2_OC3# ==> NC */
221  PAD_NC(GPP_E12, NONE),
222  /* E13 : DDPB_HPD0 ==> USB_C0_DP_HPD */
223  PAD_CFG_NF(GPP_E13, DN_20K, DEEP, NF1),
224  /* E14 : DDPC_HPD1 ==> USB_C1_DP_HPD */
225  PAD_CFG_NF(GPP_E14, DN_20K, DEEP, NF1),
226  /* E15 : DDPD_HPD2 ==> DDR_SEL */
228  /* E16 : DDPE_HPD3 ==> TRACKPAD_INT# */
229  PAD_CFG_GPI_SCI(GPP_E16, NONE, DEEP, EDGE_SINGLE, INVERT),
230  /* E17 : EDP_HPD ==> EDP_HPD */
231  PAD_CFG_NF(GPP_E17, NONE, DEEP, NF1),
232  /* E18 : DDPB_CTRLCLK ==> SOC_DP1_CTRL_CLK */
233  PAD_CFG_NF(GPP_E18, NONE, DEEP, NF1),
234  /* E19 : DDPB_CTRLDATA ==> SOC_DP1_CTRL_DATA */
235  PAD_CFG_NF(GPP_E19, NONE, DEEP, NF1),
236  /* E20 : DDPC_CTRLCLK ==> SOC_DP2_CTRL_CLK */
237  PAD_CFG_NF(GPP_E20, NONE, DEEP, NF1),
238  /* E21 : DDPC_CTRLDATA ==> SOC_DP2_CTRL_DATA */
239  PAD_CFG_NF(GPP_E21, NONE, DEEP, NF1),
240  /* E22 : DDPD_CTRLCLK ==> WLAN_PCIE_WAKE# */
241  PAD_CFG_GPI_SCI(GPP_E22, NONE, DEEP, EDGE_SINGLE, INVERT),
242  /* E23 : DDPD_CTRLDATA ==> NC(TP17)*/
243  PAD_NC(GPP_E23, NONE),
244 
245  /* The next 4 pads are for bit banging the amplifiers, default to I2S */
246  /* F0 : I2S2_SCLK ==> I2S2_2_BCLK_R */
248  /* F1 : I2S2_SFRM ==> I2S2_2_FS_LRC */
250  /* F2 : I2S2_TXD ==> I2S2_2_TX_DAC */
252  /* F3 : I2S2_RXD ==> NC */
253  PAD_NC(GPP_F3, NONE),
254  /* F4 : I2C2_SDA ==> I2C_2_SDA */
255  PAD_CFG_NF_1V8(GPP_F4, NONE, DEEP, NF1),
256  /* F5 : I2C2_SCL ==> I2C_2_SCL */
257  PAD_CFG_NF_1V8(GPP_F5, NONE, DEEP, NF1),
258  /* F6 : I2C3_SDA ==> I2C_3_SDA */
259  PAD_CFG_NF_1V8(GPP_F6, NONE, DEEP, NF1),
260  /* F7 : I2C3_SCL ==> I2C_3_SCL */
261  PAD_CFG_NF_1V8(GPP_F7, NONE, DEEP, NF1),
262  /* F8 : I2C4_SDA ==> I2C_4_SDA (unstuffed) */
263  PAD_NC(GPP_F8, NONE),
264  /* F9 : I2C4_SCL ==> I2C_4_SCL (unstuffed) */
265  PAD_NC(GPP_F9, NONE),
266  /* F10 : I2C5_SDA ==> NC */
267  PAD_NC(GPP_F10, NONE),
268  /* F11 : I2C5_SCL ==> NC */
269  PAD_NC(GPP_F11, NONE),
270  /* F12 : EMMC_CMD ==> EMMC_1_CMD */
271  PAD_CFG_NF(GPP_F12, NONE, DEEP, NF1),
272  /* F13 : EMMC_DATA0 ==> EMMC_1_D0 */
273  PAD_CFG_NF(GPP_F13, NONE, DEEP, NF1),
274  /* F14 : EMMC_DATA1 ==> EMMC_1_D1 */
275  PAD_CFG_NF(GPP_F14, NONE, DEEP, NF1),
276  /* F15 : EMMC_DATA2 ==> EMMC_1_D2 */
277  PAD_CFG_NF(GPP_F15, NONE, DEEP, NF1),
278  /* F16 : EMMC_DATA3 ==> EMMC_1_D3 */
279  PAD_CFG_NF(GPP_F16, NONE, DEEP, NF1),
280  /* F17 : EMMC_DATA4 ==> EMMC_1_D4 */
281  PAD_CFG_NF(GPP_F17, NONE, DEEP, NF1),
282  /* F18 : EMMC_DATA5 ==> EMMC_1_D5 */
283  PAD_CFG_NF(GPP_F18, NONE, DEEP, NF1),
284  /* F19 : EMMC_DATA6 ==> EMMC_1_D6 */
285  PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1),
286  /* F20 : EMMC_DATA7 ==> EMMC_1_D7 */
287  PAD_CFG_NF(GPP_F20, NONE, DEEP, NF1),
288  /* F21 : EMMC_RCLK ==> EMMC_1_RCLK */
289  PAD_CFG_NF(GPP_F21, NONE, DEEP, NF1),
290  /* F22 : EMMC_CLK ==> EMMC_1_CLK */
291  PAD_CFG_NF(GPP_F22, NONE, DEEP, NF1),
292  /* F23 : RSVD ==> NC */
293  PAD_NC(GPP_F23, NONE),
294 
295  /* G0 : SD_CMD ==> NC */
296  PAD_NC(GPP_G0, NONE),
297  /* G1 : SD_DATA0 ==> NC */
298  PAD_NC(GPP_G1, NONE),
299  /* G2 : SD_DATA1 ==> NC */
300  PAD_NC(GPP_G2, NONE),
301  /* G3 : SD_DATA2 ==> NC */
302  PAD_NC(GPP_G3, NONE),
303  /* G4 : SD_DATA3 ==> NC */
304  PAD_NC(GPP_G4, NONE),
305  /* G5 : SD_CD# ==> NC */
306  PAD_NC(GPP_G5, NONE),
307  /* G6 : SD_CLK ==> NC */
308  PAD_NC(GPP_G6, NONE),
309  /* G7 : SD_WP ==> SD_WP (not needed) */
310  PAD_NC(GPP_G7, NONE),
311 
312  /* GPD0: BATLOW# ==> PCH_BATLOW# */
313  PAD_CFG_NF(GPD0, NONE, DEEP, NF1),
314  /* GPD1: ACPRESENT ==> EC_PCH_ACPRESENT */
315  PAD_CFG_NF(GPD1, NONE, DEEP, NF1),
316  /* GPD2: LAN_WAKE# ==> EC_PCH_WAKE_R# */
317  PAD_CFG_NF(GPD2, NONE, DEEP, NF1),
318  /* GPD3: PWRBTN# ==> EC_PCH_PWR_BTN_R_BTN# */
319  PAD_CFG_NF(GPD3, UP_20K, DEEP, NF1),
320  /* GPD4: SLP_S3# ==> SLP_S3# */
321  PAD_CFG_NF(GPD4, NONE, DEEP, NF1),
322  /* GPD5: SLP_S4# ==> SLP_S4# */
323  PAD_CFG_NF(GPD5, NONE, DEEP, NF1),
324  /* GPD6: SLP_A# ==> NC(TP44) */
325  PAD_NC(GPD6, NONE),
326  /* GPD7: RSVD ==> NC */
327  PAD_NC(GPD7, NONE),
328  /* GPD8: SUSCLK ==> PCH_SUSCLK */
329  PAD_CFG_NF(GPD8, NONE, DEEP, NF1),
330  /* GPD9: SLP_WLAN# ==> NC(TP41) */
331  PAD_NC(GPD9, NONE),
332  /* GPD10: SLP_S5# ==> NC(TP38) */
333  PAD_NC(GPD10, NONE),
334  /* GPD11: LANPHYC ==> NC */
335  PAD_NC(GPD11, NONE),
336 };
337 
338 /* Early pad configuration in bootblock */
339 static const struct pad_config early_gpio_table[] = {
340  /* B15 : GSPI0_CS# ==> PCH_SPI_H1_3V3_CS# */
341  PAD_CFG_NF(GPP_B15, NONE, DEEP, NF1),
342  /* B16 : GSPI0_CLK ==> PCH_SPI_H1_3V3_CLK */
343  PAD_CFG_NF(GPP_B16, NONE, DEEP, NF1),
344  /* B17 : GSPI0_MISO ==> PCH_SPI_H1_3V3_MISO */
345  PAD_CFG_NF(GPP_B17, NONE, DEEP, NF1),
346  /* B18 : GSPI0_MOSI ==> PCH_SPI_H1_3V3_MOSI */
347  PAD_CFG_NF(GPP_B18, NONE, DEEP, NF1),
348 
349  /* C6 : SM1CLK ==> EC_IN_RW_OD */
350  PAD_CFG_GPI_GPIO_DRIVER(GPP_C6, UP_20K, DEEP),
351 
352  /* Ensure UART pins are in native mode for H1. */
353  /* C20 : UART2_RXD ==> PCHRX_SERVOTX_UART */
354  PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1),
355  /* C21 : UART2_TXD ==> PCHTX_SERVORX_UART */
356  PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1),
357 
358  /* C23 : UART2_CTS# ==> PCH_WP */
359  PAD_CFG_GPI_GPIO_DRIVER(GPP_C23, UP_20K, DEEP),
360 
361  /* E0 : SATAXPCI0 ==> H1_PCH_INT_ODL */
362  PAD_CFG_GPI_APIC_LOW(GPP_E0, NONE, PLTRST),
363 
364  /* D10 : ISH_SPI_CLK ==> SINGLE_CHANNEL */
365  PAD_CFG_GPI_GPIO_DRIVER(GPP_D10, DN_20K, DEEP),
366 };
367 
368 const struct pad_config *variant_gpio_table(size_t *num)
369 {
370  *num = ARRAY_SIZE(gpio_table);
371  return gpio_table;
372 }
373 
374 const struct pad_config *variant_early_gpio_table(size_t *num)
375 {
377  return early_gpio_table;
378 }
379 
380 static const struct pad_config nami_default_sku_gpio_table[] = {
381  /* D17 : DMIC_CLK1 ==> SOC_DMIC_CLK1 */
382  PAD_CFG_NF(GPP_D17, NONE, DEEP, NF1),
383  /* C3 : SML0CLK ==> TOUCHSCREEN_DIS# */
384  PAD_CFG_GPO(GPP_C3, 0, DEEP),
385 };
386 
387 static const struct pad_config no_dmic1_sku_gpio_table[] = {
388  /* D17 : DMIC_CLK1 ==> NC */
389  PAD_NC(GPP_D17, NONE),
390  /* C3 : SML0CLK ==> TOUCHSCREEN_DIS# */
391  PAD_CFG_GPO(GPP_C3, 0, DEEP),
392 };
393 
394 static const struct pad_config pantheon_gpio_table[] = {
395  /* D17 : DMIC_CLK1 ==> NC */
396  PAD_NC(GPP_D17, NONE),
397  /* C3 : SML0CLK ==> NC */
398  PAD_NC(GPP_C3, NONE),
399 };
400 
401 static const struct pad_config fpmcu_gpio_table[] = {
402  /* B0 : CORE_VID0 ==> FPMCU_INT_L */
404  /* B1 : CORE_VID1 ==> FPMCU_INT_L */
405  PAD_CFG_GPI_SCI(GPP_B1, UP_20K, DEEP, EDGE_SINGLE, INVERT),
406  /* B11 : EXT_PWR_GATE# ==> PCH_FP_PWR_EN */
407  PAD_CFG_GPO(GPP_B11, 1, DEEP),
408  /* B19 : GSPI1_CS# ==> PCH_SPI_FP_CS# */
409  PAD_CFG_NF(GPP_B19, NONE, DEEP, NF1),
410  /* B20 : GSPI1_CLK ==> PCH_SPI_FP_CLK */
411  PAD_CFG_NF(GPP_B20, NONE, DEEP, NF1),
412  /* B21 : GSPI1_MISO ==> PCH_SPI_FP_MISO */
413  PAD_CFG_NF(GPP_B21, NONE, DEEP, NF1),
414  /* B22 : GSPI1_MOSI ==> PCH_SPI_FP_MOSI */
415  PAD_CFG_NF(GPP_B22, NONE, DEEP, NF1),
416  /* C3 : SML0CLK ==> TOUCHSCREEN_DIS# */
417  PAD_CFG_GPO(GPP_C3, 0, DEEP),
418  /* C9 : UART0_TXD ==> FP_RST_ODL */
419  PAD_CFG_GPO(GPP_C9, 1, DEEP),
420  /* D5 : ISH_I2C0_SDA ==> FPMCU_BOOT0 */
421  PAD_CFG_GPO(GPP_D5, 0, DEEP),
422  /* D17 : DMIC_CLK1 ==> NC */
423  PAD_NC(GPP_D17, NONE),
424 };
425 
426 const struct pad_config *variant_sku_gpio_table(size_t *num)
427 {
429  const struct pad_config *board_gpio_tables;
430  switch (sku_id) {
431  case SKU_0_VAYNE:
432  case SKU_1_VAYNE:
433  case SKU_2_VAYNE:
434  case SKU_0_SONA:
435  case SKU_1_SONA:
436  case SKU_0_SYNDRA:
437  case SKU_1_SYNDRA:
438  case SKU_2_SYNDRA:
439  case SKU_3_SYNDRA:
440  case SKU_4_SYNDRA:
441  case SKU_5_SYNDRA:
442  case SKU_6_SYNDRA:
443  case SKU_7_SYNDRA:
444  case SKU_3_PANTHEON:
445  case SKU_4_PANTHEON:
447  board_gpio_tables = no_dmic1_sku_gpio_table;
448  break;
449  case SKU_0_PANTHEON:
450  case SKU_1_PANTHEON:
451  case SKU_2_PANTHEON:
453  board_gpio_tables = pantheon_gpio_table;
454  break;
455  case SKU_0_EKKO:
456  case SKU_1_EKKO:
457  case SKU_2_EKKO:
458  case SKU_3_EKKO:
459  case SKU_4_EKKO:
460  case SKU_5_EKKO:
461  case SKU_6_EKKO:
462  case SKU_7_EKKO:
463  case SKU_0_BARD:
464  case SKU_1_BARD:
465  case SKU_2_BARD:
466  case SKU_3_BARD:
467  case SKU_4_BARD:
468  case SKU_5_BARD:
469  case SKU_6_BARD:
470  case SKU_7_BARD:
472  board_gpio_tables = fpmcu_gpio_table;
473  break;
474  default:
476  board_gpio_tables = nami_default_sku_gpio_table;
477  break;
478  }
479  return board_gpio_tables;
480 }
#define GPD11
#define GPP_C15
#define GPD3
#define GPP_B6
Definition: gpio_soc_defs.h:59
#define GPP_D1
#define GPD9
#define GPP_C2
#define GPP_D10
#define GPP_D8
#define GPP_D17
#define GPP_E3
#define GPP_A18
#define GPP_F21
#define GPP_C12
#define GPP_F12
#define GPP_F16
#define GPP_E0
#define GPP_F6
#define GPP_D14
#define GPP_B1
Definition: gpio_soc_defs.h:54
#define GPP_F20
#define GPP_F23
#define GPP_C5
#define GPP_B12
Definition: gpio_soc_defs.h:65
#define GPP_D12
#define GPP_B16
Definition: gpio_soc_defs.h:69
#define GPP_B2
Definition: gpio_soc_defs.h:55
#define GPP_D7
#define GPP_B13
Definition: gpio_soc_defs.h:66
#define GPP_E6
#define GPP_F0
#define GPP_D6
#define GPP_A19
#define GPP_D2
#define GPP_C9
#define GPP_C22
#define GPD0
#define GPP_D9
#define GPP_F5
#define GPP_B15
Definition: gpio_soc_defs.h:68
#define GPP_E13
#define GPP_C23
#define GPP_C8
#define GPP_D11
#define GPP_A6
#define GPP_C11
#define GPP_D5
#define GPP_B22
Definition: gpio_soc_defs.h:75
#define GPP_A23
#define GPP_C18
#define GPP_F9
#define GPP_C13
#define GPP_E14
#define GPP_E23
#define GPP_E9
#define GPP_C17
#define GPP_E8
#define GPP_A7
#define GPP_E5
#define GPP_A0
#define GPD7
#define GPP_B8
Definition: gpio_soc_defs.h:61
#define GPP_C20
#define GPP_B20
Definition: gpio_soc_defs.h:73
#define GPP_A20
#define GPP_A16
#define GPP_F1
#define GPP_F17
#define GPP_A12
#define GPP_F15
#define GPP_D4
#define GPP_C10
#define GPP_C6
#define GPD2
#define GPP_F10
#define GPP_E7
#define GPP_C16
#define GPP_F7
#define GPD1
#define GPP_F13
#define GPP_C4
#define GPP_D18
#define GPP_B19
Definition: gpio_soc_defs.h:72
#define GPP_E17
#define GPP_E2
#define GPP_E19
#define GPP_C21
#define GPP_B9
Definition: gpio_soc_defs.h:62
#define GPD10
#define GPP_E18
#define GPP_F14
#define GPP_F4
#define GPP_A10
#define GPP_A8
#define GPP_D0
#define GPP_B14
Definition: gpio_soc_defs.h:67
#define GPP_B11
Definition: gpio_soc_defs.h:64
#define GPP_D13
#define GPP_B18
Definition: gpio_soc_defs.h:71
#define GPP_B5
Definition: gpio_soc_defs.h:58
#define GPP_B0
Definition: gpio_soc_defs.h:53
#define GPP_A11
#define GPP_C14
#define GPP_E20
#define GPP_A15
#define GPP_E10
#define GPP_F8
#define GPP_C19
#define GPD8
#define GPP_A13
#define GPP_A21
#define GPP_B23
Definition: gpio_soc_defs.h:76
#define GPP_E15
#define GPP_B10
Definition: gpio_soc_defs.h:63
#define GPP_E16
#define GPP_D19
#define GPP_C1
#define GPP_F2
#define GPP_E11
#define GPD6
#define GPP_F18
#define GPP_B3
Definition: gpio_soc_defs.h:56
#define GPP_A22
#define GPP_F22
#define GPP_D15
#define GPP_F11
#define GPP_B21
Definition: gpio_soc_defs.h:74
#define GPD4
#define GPP_B4
Definition: gpio_soc_defs.h:57
#define GPP_D16
#define GPP_F3
#define GPP_E22
#define GPP_E21
#define GPP_C3
#define GPP_E12
#define GPP_A17
#define GPP_B17
Definition: gpio_soc_defs.h:70
#define GPP_E4
#define GPP_C0
#define GPD5
#define GPP_E1
#define GPP_F19
#define GPP_B7
Definition: gpio_soc_defs.h:60
#define GPP_C7
#define GPP_D3
uint32_t sku_id(void)
#define ARRAY_SIZE(a)
Definition: helpers.h:12
#define GPP_D23
#define GPP_G1
Definition: gpio_soc_defs.h:89
#define GPP_G7
Definition: gpio_soc_defs.h:95
#define GPP_D22
#define GPP_G4
Definition: gpio_soc_defs.h:92
#define GPP_G2
Definition: gpio_soc_defs.h:90
#define GPP_D21
#define GPP_G6
Definition: gpio_soc_defs.h:94
#define GPP_G0
Definition: gpio_soc_defs.h:88
#define GPP_D20
#define GPP_G3
Definition: gpio_soc_defs.h:91
#define GPP_G5
Definition: gpio_soc_defs.h:93
uint8_t __weak variant_board_sku(void)
Definition: mainboard.c:172
const struct pad_config * variant_early_gpio_table(size_t *num)
Definition: gpio.c:204
const struct pad_config *__weak variant_gpio_table(size_t *num)
Definition: gpio.c:406
const struct pad_config * variant_sku_gpio_table(size_t *num)
Definition: gpio.c:408
static const struct pad_config pantheon_gpio_table[]
Definition: gpio.c:394
static const struct pad_config gpio_table[]
Definition: gpio.c:10
static const struct pad_config fpmcu_gpio_table[]
Definition: gpio.c:401
static const struct pad_config nami_default_sku_gpio_table[]
Definition: gpio.c:380
static const struct pad_config early_gpio_table[]
Definition: gpio.c:339
static const struct pad_config no_dmic1_sku_gpio_table[]
Definition: gpio.c:387
#define SKU_6_BARD
Definition: sku.h:44
#define SKU_0_VAYNE
Definition: sku.h:8
#define SKU_6_SYNDRA
Definition: sku.h:28
#define SKU_7_EKKO
Definition: sku.h:37
#define SKU_1_VAYNE
Definition: sku.h:9
#define SKU_7_BARD
Definition: sku.h:45
#define SKU_0_BARD
Definition: sku.h:38
#define SKU_2_VAYNE
Definition: sku.h:10
#define SKU_3_BARD
Definition: sku.h:41
#define SKU_4_BARD
Definition: sku.h:42
#define SKU_1_SYNDRA
Definition: sku.h:23
#define SKU_4_EKKO
Definition: sku.h:34
#define SKU_2_BARD
Definition: sku.h:40
#define SKU_3_PANTHEON
Definition: sku.h:14
#define SKU_0_SYNDRA
Definition: sku.h:22
#define SKU_7_SYNDRA
Definition: sku.h:29
#define SKU_0_PANTHEON
Definition: sku.h:11
#define SKU_5_SYNDRA
Definition: sku.h:27
#define SKU_1_PANTHEON
Definition: sku.h:12
#define SKU_0_SONA
Definition: sku.h:16
#define SKU_4_SYNDRA
Definition: sku.h:26
#define SKU_1_EKKO
Definition: sku.h:31
#define SKU_0_EKKO
Definition: sku.h:30
#define SKU_5_BARD
Definition: sku.h:43
#define SKU_5_EKKO
Definition: sku.h:35
#define SKU_4_PANTHEON
Definition: sku.h:15
#define SKU_2_PANTHEON
Definition: sku.h:13
#define SKU_1_SONA
Definition: sku.h:17
#define SKU_6_EKKO
Definition: sku.h:36
#define SKU_1_BARD
Definition: sku.h:39
#define SKU_3_SYNDRA
Definition: sku.h:25
#define SKU_2_EKKO
Definition: sku.h:32
#define SKU_2_SYNDRA
Definition: sku.h:24
#define SKU_3_EKKO
Definition: sku.h:33
#define PAD_NC(pin)
Definition: gpio_defs.h:263
#define PAD_CFG_NF(pad, pull, rst, func)
Definition: gpio_defs.h:197
#define PAD_CFG_GPI_APIC_HIGH(pad, pull, rst)
Definition: gpio_defs.h:405
#define PAD_CFG_GPO(pad, val, rst)
Definition: gpio_defs.h:247
#define PAD_CFG_GPI_SCI(pad, pull, rst, trig, inv)
Definition: gpio_defs.h:432
#define PAD_CFG_GPI_APIC_LOW(pad, pull, rst)
Definition: gpio_defs.h:402
#define PAD_CFG_GPI_GPIO_DRIVER(pad, pull, rst)
Definition: gpio_defs.h:323
unsigned int uint32_t
Definition: stdint.h:14