coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
pch.c
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 
4 #include <console/console.h>
5 #include <device/device.h>
6 #include <device/mmio.h>
7 #include <device/pci_ops.h>
8 #include <intelblocks/fast_spi.h>
9 #include <intelblocks/gspi.h>
10 #include <intelblocks/lpc_lib.h>
11 #include <intelblocks/p2sb.h>
12 #include <intelblocks/pcr.h>
13 #include <intelblocks/pmclib.h>
14 #include <intelblocks/rtc.h>
15 #include <soc/bootblock.h>
16 #include <soc/espi.h>
17 #include <soc/iomap.h>
18 #include <soc/p2sb.h>
19 #include <soc/pch.h>
20 #include <soc/pci_devs.h>
21 #include <soc/pcr_ids.h>
22 #include <soc/pm.h>
23 
24 #define PCR_PSF3_TO_SHDW_PMC_REG_BASE 0x0C00
25 
26 #define PCR_PSFX_TO_SHDW_BAR0 0
27 #define PCR_PSFX_TO_SHDW_BAR1 0x4
28 #define PCR_PSFX_TO_SHDW_BAR2 0x8
29 #define PCR_PSFX_TO_SHDW_BAR3 0xC
30 #define PCR_PSFX_TO_SHDW_BAR4 0x10
31 #define PCR_PSFX_TO_SHDW_PCIEN_IOEN 0x01
32 #define PCR_PSFX_T0_SHDW_PCIEN 0x1C
33 
34 static void soc_config_pwrmbase(void)
35 {
36  /*
37  * Assign Resources to PWRMBASE
38  * Clear BIT 1-2 Command Register
39  */
41 
42  /* Program PWRM Base */
44 
45  /* Enable Bus Master and MMIO Space */
47 
48  /* Enable PWRM in PMC */
50 }
51 
53 {
54  /*
55  * Perform P2SB configuration before any another controller initialization as the
56  * controller might want to perform PCR settings.
57  */
60 
63 
64  /*
65  * Enabling PWRM Base for accessing
66  * Global Reset Cause Register.
67  */
69 }
70 
71 static void soc_config_acpibase(void)
72 {
73  uint32_t pmc_reg_value;
74  const uint32_t pmc_base_reg = PCR_PSF3_TO_SHDW_PMC_REG_BASE;
75 
76  pmc_reg_value = pcr_read32(PID_PSF3, pmc_base_reg + PCR_PSFX_TO_SHDW_BAR4);
77 
78  if (pmc_reg_value != 0xffffffff) {
79  /* Disable IO Space before changing the address */
82  /* Program ABASE in PSF3 PMC space BAR4*/
85  /* Enable IO Space */
87  0xffffffff, PCR_PSFX_TO_SHDW_PCIEN_IOEN);
88  }
89 }
90 
92 {
95 
96  /* IO Decode Range */
97  if (CONFIG(DRIVERS_UART_8250IO))
99 
100  /* IO Decode Enable */
101  lpc_enable_fixed_io_ranges(io_enables);
102 
103  /* Program generic IO Decode Range */
104  pch_enable_lpc();
105 }
106 
108 {
109  /*
110  * Enabling ABASE for accessing PM1_STS, PM1_EN, PM1_CNT,
111  * GPE0_STS, GPE0_EN registers.
112  */
114 
115  /* Set up GPE configuration */
116  pmc_gpe_init();
117 
119 }
#define PID_PSF3
Definition: pcr_ids.h:29
#define SPI_BASE_ADDRESS
Definition: iomap.h:8
void p2sb_enable_bar(void)
Definition: p2sb.c:19
void p2sb_configure_hpet(void)
Definition: p2sb.c:29
void pcr_write32(uint8_t pid, uint16_t offset, uint32_t indata)
Definition: pcr.c:124
void pcr_rmw32(uint8_t pid, uint16_t offset, uint32_t anddata, uint32_t ordata)
Definition: pcr.c:154
uint32_t pcr_read32(uint8_t pid, uint16_t offset)
Definition: pcr.c:89
@ CONFIG
Definition: dsi_common.h:201
void fast_spi_early_init(uintptr_t spi_base_address)
Definition: fast_spi.c:378
void gspi_early_bar_init(void)
#define setbits32(addr, set)
Definition: mmio.h:21
static __always_inline void pci_write_config32(const struct device *dev, u16 reg, u32 val)
Definition: pci_ops.h:76
static __always_inline void pci_and_config16(const struct device *dev, u16 reg, u16 andmask)
Definition: pci_ops.h:147
static __always_inline void pci_or_config16(const struct device *dev, u16 reg, u16 ormask)
Definition: pci_ops.h:180
#define PCH_PWRM_BASE_ADDRESS
Definition: iomap.h:70
#define ACPI_BASE_ADDRESS
Definition: iomap.h:99
#define PWRMBASE
Definition: pmc.h:10
#define PWRM_EN
Definition: pmc.h:145
#define ACTL
Definition: pmc.h:144
#define LPC_IOE_EC_62_66
Definition: lpc_lib.h:18
#define LPC_IOE_LGE_200
Definition: lpc_lib.h:21
#define LPC_IOE_SUPERIO_2E_2F
Definition: lpc_lib.h:17
#define LPC_IOE_KBC_60_64
Definition: lpc_lib.h:19
uint16_t lpc_enable_fixed_io_ranges(uint16_t io_enables)
Definition: lpc_lib.c:21
void lpc_io_setup_comm_a_b(void)
Definition: lpc_lib.c:249
#define PCI_COMMAND_MASTER
Definition: pci_def.h:13
#define PCI_COMMAND_MEMORY
Definition: pci_def.h:12
#define PCI_COMMAND
Definition: pci_def.h:10
void bootblock_pch_init(void)
Definition: pch.c:114
void bootblock_pch_early_init(void)
Definition: pch.c:59
void pch_early_iorange_init(void)
Definition: pch.c:98
#define PCH_DEV_PMC
Definition: pci_devs.h:236
static void pch_enable_lpc(void)
Definition: early_pch.c:51
void pmc_gpe_init(void)
Definition: pmclib.c:535
void enable_rtc_upper_bank(void)
Definition: rtc.c:18
#define PCR_PSFX_T0_SHDW_PCIEN
Definition: pch.c:32
static void soc_config_pwrmbase(void)
Definition: pch.c:34
#define PCR_PSF3_TO_SHDW_PMC_REG_BASE
Definition: pch.c:24
#define PCR_PSFX_TO_SHDW_BAR4
Definition: pch.c:30
static void soc_config_acpibase(void)
Definition: pch.c:71
#define PCR_PSFX_TO_SHDW_PCIEN_IOEN
Definition: pch.c:31
unsigned short uint16_t
Definition: stdint.h:11
unsigned int uint32_t
Definition: stdint.h:14