coreboot
coreboot is an Open Source project aimed at replacing the proprietary BIOS found in most computers.
pch.c
Go to the documentation of this file.
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 
3 /*
4  * This file is created based on Intel Tiger Lake Processor PCH Datasheet
5  * Document number: 575857
6  * Chapter number: 2, 3, 4, 27, 28
7  */
8 
10 #include <console/console.h>
11 #include <device/device.h>
12 #include <device/mmio.h>
13 #include <device/pci_ops.h>
14 #include <intelblocks/fast_spi.h>
15 #include <intelblocks/gspi.h>
16 #include <intelblocks/lpc_lib.h>
17 #include <intelblocks/p2sb.h>
18 #include <intelblocks/pcr.h>
19 #include <intelblocks/pmclib.h>
20 #include <intelblocks/rtc.h>
21 #include <soc/bootblock.h>
22 #include <soc/soc_chip.h>
23 #include <soc/espi.h>
24 #include <soc/iomap.h>
25 #include <soc/p2sb.h>
26 #include <soc/pch.h>
27 #include <soc/pci_devs.h>
28 #include <soc/pcr_ids.h>
29 #include <soc/pm.h>
30 
31 #if CONFIG(SOC_INTEL_TIGERLAKE_PCH_H)
32 #define PCR_PSF3_TO_SHDW_PMC_REG_BASE 0x1000
33 #else
34 #define PCR_PSF3_TO_SHDW_PMC_REG_BASE 0x1100
35 #endif
36 #define PCR_PSFX_TO_SHDW_BAR0 0
37 #define PCR_PSFX_TO_SHDW_BAR1 0x4
38 #define PCR_PSFX_TO_SHDW_BAR2 0x8
39 #define PCR_PSFX_TO_SHDW_BAR3 0xC
40 #define PCR_PSFX_TO_SHDW_BAR4 0x10
41 #define PCR_PSFX_TO_SHDW_PCIEN_IOEN 0x01
42 #define PCR_PSFX_T0_SHDW_PCIEN 0x1C
43 
44 static void soc_config_pwrmbase(void)
45 {
46  /*
47  * Assign Resources to PWRMBASE
48  * Clear BIT 1-2 Command Register
49  */
51 
52  /* Program PWRM Base */
54 
55  /* Enable Bus Master and MMIO Space */
57 
58  /* Enable PWRM in PMC */
60 }
61 
63 {
64  /*
65  * Perform P2SB configuration before any another controller initialization as the
66  * controller might want to perform PCR settings.
67  */
70 
73 
74  /*
75  * Enabling PWRM Base for accessing
76  * Global Reset Cause Register.
77  */
79 }
80 
81 static void soc_config_acpibase(void)
82 {
83  uint32_t pmc_reg_value;
85 
86  pmc_reg_value = pcr_read32(PID_PSF3, pmc_base_reg + PCR_PSFX_TO_SHDW_BAR4);
87 
88  if (pmc_reg_value != 0xffffffff) {
89  /* Disable Io Space before changing the address */
92  /* Program ABASE in PSF3 PMC space BAR4*/
95  /* Enable IO Space */
98  }
99 }
100 
102 {
105 
106  const uint16_t lpc_ioe_enable_mask = LPC_IOE_COMA_EN | LPC_IOE_COMB_EN |
111 
112  const config_t *config = config_of_soc();
113 
114  if (config->lpc_ioe) {
115  io_enables = config->lpc_ioe & lpc_ioe_enable_mask;
116  } else {
117  /* IO Decode Range */
118  if (CONFIG(DRIVERS_UART_8250IO))
120  }
121 
122  /* IO Decode Enable */
123  lpc_enable_fixed_io_ranges(io_enables);
124 
125  /* Program generic IO Decode Range */
126  pch_enable_lpc();
127 }
128 
130 {
131  /*
132  * Enabling ABASE for accessing PM1_STS, PM1_EN, PM1_CNT,
133  * GPE0_STS, GPE0_EN registers.
134  */
136 
137  /* Set up GPE configuration */
138  pmc_gpe_init();
139 
141 }
#define PID_PSF3
Definition: pcr_ids.h:29
#define SPI_BASE_ADDRESS
Definition: iomap.h:8
void p2sb_enable_bar(void)
Definition: p2sb.c:19
void p2sb_configure_hpet(void)
Definition: p2sb.c:29
void pcr_write32(uint8_t pid, uint16_t offset, uint32_t indata)
Definition: pcr.c:124
void pcr_rmw32(uint8_t pid, uint16_t offset, uint32_t anddata, uint32_t ordata)
Definition: pcr.c:154
uint32_t pcr_read32(uint8_t pid, uint16_t offset)
Definition: pcr.c:89
@ CONFIG
Definition: dsi_common.h:201
void fast_spi_early_init(uintptr_t spi_base_address)
Definition: fast_spi.c:378
void gspi_early_bar_init(void)
#define config_of_soc()
Definition: device.h:394
#define setbits32(addr, set)
Definition: mmio.h:21
static __always_inline void pci_write_config32(const struct device *dev, u16 reg, u32 val)
Definition: pci_ops.h:76
static __always_inline void pci_and_config16(const struct device *dev, u16 reg, u16 andmask)
Definition: pci_ops.h:147
static __always_inline void pci_or_config16(const struct device *dev, u16 reg, u16 ormask)
Definition: pci_ops.h:180
#define PCH_PWRM_BASE_ADDRESS
Definition: iomap.h:70
#define ACPI_BASE_ADDRESS
Definition: iomap.h:99
#define PWRMBASE
Definition: pmc.h:10
#define PWRM_EN
Definition: pmc.h:145
#define ACTL
Definition: pmc.h:144
#define LPC_IOE_EC_62_66
Definition: lpc_lib.h:18
#define LPC_IOE_COMB_EN
Definition: lpc_lib.h:24
#define LPC_IOE_FDD_EN
Definition: lpc_lib.h:22
#define LPC_IOE_LGE_200
Definition: lpc_lib.h:21
#define LPC_IOE_EC_4E_4F
Definition: lpc_lib.h:16
#define LPC_IOE_SUPERIO_2E_2F
Definition: lpc_lib.h:17
#define LPC_IOE_COMA_EN
Definition: lpc_lib.h:25
#define LPC_IOE_HGE_208
Definition: lpc_lib.h:20
#define LPC_IOE_LPT_EN
Definition: lpc_lib.h:23
#define LPC_IOE_KBC_60_64
Definition: lpc_lib.h:19
uint16_t lpc_enable_fixed_io_ranges(uint16_t io_enables)
Definition: lpc_lib.c:21
void lpc_io_setup_comm_a_b(void)
Definition: lpc_lib.c:249
enum board_config config
Definition: memory.c:448
#define PCI_COMMAND_MASTER
Definition: pci_def.h:13
#define PCI_COMMAND_MEMORY
Definition: pci_def.h:12
#define PCI_COMMAND
Definition: pci_def.h:10
void bootblock_pch_init(void)
Definition: pch.c:114
void bootblock_pch_early_init(void)
Definition: pch.c:59
void pch_early_iorange_init(void)
Definition: pch.c:98
#define PCH_DEV_PMC
Definition: pci_devs.h:236
static void pch_enable_lpc(void)
Definition: early_pch.c:51
void pmc_gpe_init(void)
Definition: pmclib.c:535
void enable_rtc_upper_bank(void)
Definition: rtc.c:18
#define PCR_PSFX_T0_SHDW_PCIEN
Definition: pch.c:42
static void soc_config_pwrmbase(void)
Definition: pch.c:44
#define PCR_PSF3_TO_SHDW_PMC_REG_BASE
Definition: pch.c:34
#define PCR_PSFX_TO_SHDW_BAR4
Definition: pch.c:40
static void soc_config_acpibase(void)
Definition: pch.c:81
#define PCR_PSFX_TO_SHDW_PCIEN_IOEN
Definition: pch.c:41
unsigned short uint16_t
Definition: stdint.h:11
unsigned int uint32_t
Definition: stdint.h:14